Method for fabricating circuit component

Information

  • Patent Grant
  • 8461679
  • Patent Number
    8,461,679
  • Date Filed
    Monday, May 16, 2011
    13 years ago
  • Date Issued
    Tuesday, June 11, 2013
    11 years ago
Abstract
A cylindrical bonding structure and its method of manufacture. The cylindrical bonding structure is formed over the bonding pad of a silicon chip and the chip is flipped over to connect with a substrate board in the process of forming a flip-chip package. The cylindrical bonding structure mainly includes a conductive pillar and a solder cap. The conductive pillar is formed over the bonding pad of the silicon chip and the solder cap is attached to the upper end of the conductive pillar. The solder cap has a melting point lower than the conductive pillar. The solder cap can be configured into a cylindrical, spherical or hemispherical shape. To fabricate the cylindrical bonding structure, a patterned mask layer having a plurality of openings that correspond in position to the bonding pads on the wafer is formed over a silicon wafer. Conductive material is deposited into the openings to form conductive pillars and finally a solder cap is attached to the end of each conductive pillar.
Description
BACKGROUND OF THE INVENTION

1. Field of Invention


The present invention relates to a cylindrical bonding structure and its method of manufacture. More particularly, the present invention relates to a cylindrical bonding structure for a flip chip package and a method of fabricating the cylindrical bonding structure.


2. Description of Related Art


In this information-saturated society, working with electronic products has become an integral part of our daily life. Currently, integrated circuit products are used for doing business, educating our children or providing us with games for recreation. As a result of rapid progress in electronic technologies, devices having powerful functions and personalized designs have been developed. Moreover, most electronic products have light and compact design. Nowadays, high-density integrated circuits are frequently housed within compact semiconductor packages such as a flip-chip package and a ball grid array (BGA) package.


In the flip-chip technique, bumps are formed on the bonding pads of a chip so that the bumps may be attached to corresponding contact points on a substrate after flip over. Compared with conventional wire bonding and tape automatic bonding (TAB) packaging techniques, a flip-chip package has the shortest signal transmission path between the chip and the substrate and hence has superior electrical properties. In addition, a flip-chip package may be designed to have its back exposed so as to increase heat dissipation rate. Due to the above reasons, flip-chip packaging techniques are widely adopted in the semiconductor fabrication industry.



FIG. 1A is a partially magnified view showing a connection configuration between a bump on a chip and a contact point on a substrate in a conventional flip-chip package. A chip 110 normally has a plurality of bonding pads 112 (only one is shown in FIG. 1A). Each bonding pad 112 has a bump 114. In general, the bump 114 is a solder bump so that the flip-over chip 110 may directly connect with one of the bonding pads 122 (only one is shown in FIG. 1A) on the substrate 120. Since the chip 110 and the substrate 120 each has a different coefficient of thermal expansion (CTE), a standoff distance must be provided between the chip 110 and the substrate 120 so that differential thermal expansion will not accumulate too much shear stress to break the bumps 114 prematurely.


Thus, to prevent shear stress from damaging the bumps 114, bumps 114 having a great height are often attached to the bonding pads 112 of the chip 110 so as to increase the distance of separation between the chip 110 and the substrate 120 as much as possible. However, increasing the overall height of the bumps 114 must be accompanied by a corresponding increase in outer diameter and volume of the bumps. Moreover, to prevent short-circuiting, pitch between neighboring bumps 114 must be increased. Ultimately, distance between neighboring bonding pads 112 on the chip 110 is hard to reduce.


In addition, pre-solder material is often applied on the pads 122 of the substrate 120 before the lower end of the bumps 114 are put against the pads 122. In a heat treating operation, the low melting point pre-solder melts and joins the bumps 114 and the pads 122 together. Because an additional step of applying low melting point solder over the pads 122 of the substrate 120 has to be conducted, cost of fabricating the substrate 120 is increased. Furthermore, to increase the distance of separation between the chip 110 and the substrate 120, high lead solder is a principle ingredient of the bumps 114. Since a high temperature treatment of the bump material to form a spherical shape bump often produces oxide material near the surface, the bumps 114 and the pads 122 often have poor adhesion after the solder heat treating process. Poor adhesion often leads to bad electrical connections between the chip and the substrate and a low overall yield of the flip chip package.



FIG. 1B is a partially magnified view showing an alternative connective configuration between a bump on a chip and a contact point on a substrate in a conventional flip-chip package. A solder mask 124 is formed over the substrate 120 to pattern out contact area around the pads 122. In fact, there are two major patterning techniques that employ the solder mask 124. The first one is called a ‘solder mask define’ (SMD) and the other one is called a ‘no solder mask define’ (NSMD). In FIG. 1A, a ‘solder mask define’ (SMD) technique is used. An opening 126 in the solder mask 124 exposes a portion of the pad 122 and a bump on the chip 110 can be bonded onto a portion of the pad 122 on the substrate 120. In FIG. 1B, a ‘no solder mask define’ (NSMD) technique is used. An opening 126 in the solder mask 124 completely exposes a pad 122 and a bump is completely connected to the pad 122 on the substrate 120. The most commonly used material for forming the solder mask 124 is, for example, green lacquer.


To shorten pitch between neighboring pads 122, SMD technique such as the one shown in FIG. 1A is often employed. Only a portion of the pad 122 is exposed through the solder mask 124 for contact with the lower edge of a bump 114 (shown in profile by dash lines 114a). However, because actual dimension of a bump 114 may vary from the standard dimension by ±10%, variation in positional accuracy between the bump 114 and the pad 122 of up to 10 μm is possible. Furthermore, the opening 126 in the solder mask layer 124 may have an intrinsic diametrical variation of about 15 μm. Hence, when the bump 114 and the pad 122 are laid on top of each other, the lower edge of the bump 114 may not come into direct contact with the surface of the pad 122. In extreme cases, part of the outer edge of the bump 114 may lean upon the upper corner of the opening 126 of the solder mask layer 124 shown by the dash line 114b in FIG. 1A. Hence, after a solder heat treating operation, the bump 114 may not be properly bonded with the pad 122 to form a good electrical connection. To ensure proper bonding between the lower edge of the bump 114 with the pad 122, diameter of the opening 126 of a conventional solder mask 124 is generally larger than the external diameter of the bump 114. Since distance between neighboring pads 122 must be increased to accommodate the extension, ultimate level of integration is greatly reduced.


SUMMARY OF THE INVENTION

Accordingly, one object of the present invention is to provide a cylindrical bonding structure and its method of manufacture capable of reducing the separation between neighboring bonding pads on a chip while increasing distance of separation between the chip and a substrate. Ultimately, reliability of the junctions connecting the chip and the substrate is improved and post-packaging life of the chip is extended.


A second object of this invention is to provide a cylindrical bonding structure and its method of manufacture capable of reducing the diameter of openings on a solder mask for exposing a pad so that distance of separation between neighboring pads on the substrate is reduced. Consequently, the distance of separation between neighboring bonding pads (bumps) on the chip is also reduced.


A third object of this invention is to provide a cylindrical bonding structure and its method of manufacture that requires no application of low melting point solder material on the pads of a substrate or the surface of bumps before conducting a heat treating process. Thus, production cost of a flip-chip package is reduced.


To achieve these and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, the invention provides a cylindrical bonding structure and its method of manufacture. A ball contact metallic layer is formed over the entire surface of a silicon wafer. A patterned mask layer is formed over the ball contact metallic layer. The mask layer has openings that correspond in position to bonding pads on the wafer and expose a portion of the underlying ball contact metallic layer. By conducting an electroplating process, for example, conductive material is deposited into the openings of the mask layer to form conductive pillars. Through electroplating or printing, solder material is deposited into the openings of the mask layer to form a cylindrical solder cap on the upper surface of the conductive pillars. The mask layer and the ball contact metallic layer outside the conductive pillar are removed. The residual ball contact metallic layer, the conductive pillar and the solder cap together form a cylindrical bonding structure. In addition, the cylindrical solder cap may undergo a heat treating treatment to transform the cylindrical solder cap into a solder cap attached to the upper surface of the conductive pillar. Alternatively, the deposition of solder material into the openings may be deleted. After the formation of the conductive pillars, the mask layer and the ball contact metallic layer outside the conductive pillars are removed. Thereafter, a ball implant process is conducted to attach a solder ball directly onto the exposed surface of each conductive pillar. The residual ball contact metallic contact, the conductive pillar and the solder ball together form a pillar bonding structure.


This invention also provides an alternative cylindrical bonding structure and its method of manufacture. A ball contact metallic layer is formed over the entire surface of a silicon wafer. A patterned first mask layer is formed over the ball contact metallic layer. The first mask layer has openings that correspond in position to bonding pads on the wafer and expose a portion of the underlying ball contact metallic layer. By conducting an electroplating process, for example, a conductive material is deposited into the openings of the mask layer to form a conductive pillar. A patterned second mask layer is formed over the first mask layer. The second mask layer has openings that expose the upper surface of the conductive pillars. Similarly, by conducting another electroplating operation, solder material is deposited into the openings of the mask layer to form cylindrical solder caps on the upper surface of all conductive pillars. The first mask layer, the second mask layer, and the ball contact metallic layer outside the conductive pillar are removed. The residual ball contact metallic layer, the conductive pillar and the cylindrical solder cap together form a cylindrical bonding structure. In addition, the cylindrical solder cap may be designed to have an outer diameter smaller than the diameter of the opening in the solder mask. Hence, the cylindrical solder cap may pass through the solder mask opening to contact the pad on the substrate when the chip is flipped over the substrate.


It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings,



FIG. 1A is a partially magnified view showing a connection configuration between a bump on a chip and a contact point on a substrate in a conventional flip-chip package;



FIG. 1B is a partially magnified view showing an alternative connective configuration between a bump on a chip and a contact point on a substrate in a conventional flip-chip package;



FIGS. 2A˜2F are schematic cross-sectional views showing the progression of steps for producing a cylindrical bonding structure according to a first embodiment of this invention;



FIG. 2G is a schematic cross-sectional view showing multiple cylindrical bonding structures formed on bonding pads of the wafer according to a first embodiment of this invention;



FIG. 2H is a schematic cross-sectional view showing multiple cylindrical bonding structures formed on bonding pads of the redistribution circuit layer according to a first embodiment of this invention;



FIGS. 3A˜3E are schematic cross-sectional views showing the progression of steps for producing a cylindrical bonding structure according to a second embodiment of this invention;



FIGS. 4A˜4F are schematic cross-sectional views showing the progression of steps for producing a cylindrical bonding structure according to a third embodiment of this invention;



FIGS. 5A˜5C are schematic cross-sectional views showing an application of the third cylindrical bonding structure according to this invention to the fabrication of a flip-chip package; and



FIGS. 6A˜6E are cross-sectional views showing cylindrical bonding structures fabricated according to this invention with each cylindrical bonding structure having an additional transition layer between the conductive pillar and the solder cap.





DESCRIPTION OF THE PREFERRED EMBODIMENTS

Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.



FIGS. 2A˜2F are schematic cross-sectional views showing the progression of steps for producing a cylindrical bonding structure according to a first embodiment of this invention. As shown in FIG. 2A, a silicon wafer 210 is provided. Since each chip (not shown) is formed by cutting up the wafer 210 and any redistribution layer or bumps are formed before cutting, the wafer 210 actually represents a congregation of uncut chips. Furthermore, the active surface 212 of the wafer 210 has a passivation layer 214 and a plurality of bonding pads 216 (only one bonding pad is shown in FIG. 2A). The active surface 212 of the wafer 210 refers to the side of the wafer 210 where active devices are formed. An opening in the patterned passivation layer 214 exposes one of the bonding pads 216. Note that bonding pads 216 includes those original pads on the chips or the bonding pads of any redistribution circuit layer on the chips. The purpose of having a redistribution layer is to relocate the original bonding pads on the chip to some other places on the chip.


As shown in FIG. 2A, a ball contact metallic layer 220 is formed over the entire active surface 212 (that is, the passivation layer 214) of the wafer 210 by conducting, for example, an electroplating operation, an evaporation plating operation or sputtering. The ball contact metallic layer 220 covers the bonding pads 216 and serves as an interface between a subsequently formed conductive pillar 240 (as shown in FIG. 2C) and the bonding pad 216. Hence, the ball contact metallic layer must be a material that produces as little stress as possible, has a high adhesive strength, resists corrosion and sticks to surface quite easily. In general, the ball contact metallic layer is a composite layer comprising two or more metallic layers, for example, including an adhesive layer and a wetting layer. Common metallic material for fabricating the ball contact metallic layer 220 includes titanium (Ti), tungsten (W), chromium (Cr), copper (Cu), nickel (Ni), cobalt (Co), silver (Ag), gold (Au), tin (Sn), vanadium (V), palladium (Pd) or an alloy of some of the aforementioned metals.


As shown in FIG. 2B, a patterned mask layer 230 is formed over the ball contact metallic layer 220. The mask layer 230 has a plurality of openings 232 (only one is shown in FIG. 2B) that corresponds in position to the bonding pads 216 and exposes a portion of the ball contact metallic layer 220. The material of the metallic layer 220 comprises titanium, titanium-tungsten alloy, chromium, chromium-copper alloy, tantalum, or tantalum nitride. The patterned mask layer 230 is formed, for example, by forming a photoresist layer over the ball contact metallic layer 220, conducting a photographic exposure and developing the photoresist layer. Aside from depositing photoresist and conducting photographic procedures, the mask layer 230 with openings 232 thereon may also be formed by a corresponding method using some other materials.


As shown in FIG. 2C, an electroplating operation is conducted to deposit conductive material into the opening 232 using the ball contact metallic layer 220 as a seed layer. The opening 232 is partially filled to form a conductive pillar 240 over the ball contact metallic layer 220. The conductive material 240 deposited into the opening 232 is a high melting point metal or alloy such as tin (Sn), lead (Pb), copper (Cu), gold (Au), silver (Ag), zinc (Zn), bismuth (Bi), magnesium (Mg), antimony (Sb), indium (In) or an alloy containing various combination of the aforementioned metals. For example, the conductive material of the conductive pillar 240 comprises copper or tin-lead alloy with high lead.


As shown in FIG. 2D, an electroplating operation or a printing operation is conducted to fill the remaining space of the opening 232 with solder material using the conductive pillar 240 as a seed layer. The solder material forms a cylindrical solder cap 250 over an upper surface of the conductive pillar 240. Note that the solder material is a metal or alloy having a melting point lower than that of the conductive pillar. Suitable solder material includes tin (Sn), lead (Pb), copper (Cu) gold (Au), zinc (Zn), bismuth (Bi), magnesium (Mg), antimony (Sb), indium (In) or an alloy containing various combinations of the aforementioned metals. For example, the material of the solder cap 250 comprises tin-lead alloy, tin-silver-copper alloy or other lead free alloy.


As shown in FIG. 2E, the mask layer 230 and the ball contact metallic layer 230 outside the conductive pillar 240 are removed. The reserved ball contact metallic layer 220, the conductive pillar 240 and the cylindrical solder cap together constitute a cylindrical bonding structure 260. As an example, the conductive pillar 240 may contain tin and lead in the ratio 5:95 (5Sn/95Pb) or 10:90 (10Sn/90Pb) and the cylindrical solder cap 250 may contain tin and lead in the ratio 63:37 (63Sn/37Pb) or 60:40 (60Sn/40Pb). The conductive pillar 240 can also be a copper rod while the cylindrical solder cap 250 can be a tin cap. Alternatively, the conductive pillar 240 can be a rod made from a high melting point lead-free alloy such as a tin-silver-copper (Sn/Ag/Cu) alloy and the cylindrical solder cap 250 can be a cap made from a low melting point lead-free alloy such as tin-bismuth (Sn/Bi) alloy.


As shown in FIG. 2F, a heat treating treatment is conducted after the cylindrical bonding structure 260 is exposed. In the heat treating process, the cylindrical solder cap 250 is partially melted to form a solder cap 250a having a hemispherical profile over the upper surface of the conductive pillar 240.


As shown in FIGS. 2E and 2F, the cylindrical bonding structure 260 of the first embodiment mainly comprises the conductive pillar 240 and the solder cap 250a. The solder cap may have a cylindrical shape (the cylindrical solder cap 250 shown in FIG. 2E) or a hemispherical shape (shown in FIG. 2F). The cylindrical bonding structure 260 serves a similar function as the bump 114 in FIGS. 1A and 1B. When the solder cap 250a melts, the conductive pillar 240 and the pad 122 are joined together. Hence, the cylindrical bonding structure 260 not only serves as a medium for connecting the chip 110 and the substrate 120 together electrically, the conductive pillar 240 also serves as an cushioning pad from the chip 110 that pushes the solder cap further towards the substrate 120. Note that outer diameter of the conductive pillar 240 is fixed even when height of the conductive pillar 240 is increased. Hence, distance of separation between neighboring cylindrical bonding structures 260 and hence neighboring bonding pads 114 (or bonding pads 216) on the chip 110 is shortened. Additionally, as shown in FIG. 2G, there are multiple cylindrical bonding structures 260 formed on the bonding pads 216 of the wafer 210, respectively. Besides, the wafer 210 includes a redistribution circuit layer 290 and the cylindrical bonding structures 260 can be formed on the bonding pads 292 of the redistribution circuit layer 290, as shown in FIG. 2H. The redistribution circuit layer 290 is formed to relocate the original bonding pads 216 to other places over the wafer 210, for example, the relocated bonding pads 292.


According to the first embodiment, the steps involved in fabricating the cylindrical bonding structure include forming a ball contact metallic layer globally over a wafer and then forming a patterned mask layer over the ball contact metallic layer. The mask layer has an opening that is over a bonding pad and exposes a portion of the ball contact metallic layer. An electroplating operation is conducted to partially fill the mask opening with conductive material, thereby forming a conductive pillar. Another electroplating operation or printing operation is conducted to fill up the remaining space of the opening, thereby forming a cylindrical solder cap on the upper surface of the conductive pillar. Finally, the mask layer and the ball contact metallic layer outside the conductive pillar are removed to form the cylindrical bonding structure. Furthermore, a heat treating operation may also be conducted to transform the cylindrical solder cap into a solder cap having a hemispherical shape attached to the upper surface of the conductive pillar.


In summary, the method of fabricating the cylindrical bonding structure according to the first embodiment of this invention mainly involves forming a conductive pillar over the bonding pad of a chip. The conductive pillar serves as a conductive medium as well as a pad for cushioning between the chip and the substrate. In addition, by attaching a solder cap on the upper end of the conductive pillar, the conductive pillar and the pad on the substrate are bonded together after the solder cap material is partially melted in a heat treating operation. Hence, at the same height level, the conductive pillar can be designed to have an outer diameter smaller than the outer diameter of a spherical bump in a conventional design. Ultimately, the distance of separation between neighboring cylindrical bonding structures and hence the corresponding distance of separation between neighboring bonding pads on the chip can be reduced.



FIGS. 3A˜3E are schematic cross-sectional views showing the progression of steps for producing a cylindrical bonding structure according to a second embodiment of this invention. The second embodiment differs from the first embodiment in that a solder ball is planted onto the upper surface of the conductive pillar instead of forming the solder cap (or the cylindrical solder cap). Since the initial steps as shown in FIGS. 3A˜3C for forming the cylindrical bonding structure are identical to the ones shown in FIGS. 2A˜2C, detailed description is omitted.


As shown in FIG. 3D, the mask layer 330 and the ball contact metallic layer 320 outside the coverage of the conductive pillar 340 are removed. As shown in FIG. 3E, a preformed solder cap 350, such as ball-like shaped, is provided and then a ball placement operation is conducted to attach a solder cap 350 on the upper surface of the conductive pillar 340. A cylindrical bonding structure 360 is formed on the bonding pad 316 provided on the active surface 312 of the wafer 310.


In summary, one major aspect of both the first and the second embodiments of this invention is to form a block of solder material on top of a conductive pillar for joining the conductive pillar with a pad on the substrate. The block of solder material may be shaped into a variety of forms including cylindrical, spherical or hemispherical. The solder cap is formed over the conductive pillar by depositing solder material into the same opening for forming the conductive pillar through conducting an electroplating operation or printing operation as illustrated in the first embodiment. Alternatively, a solder ball is planted on top of the conductive pillar as illustrated in the second embodiment.



FIGS. 4A˜4F are schematic cross-sectional views showing the progression of steps for producing a cylindrical bonding structure according to a third embodiment of this invention. One major aspect in the third embodiment that differs from the first and the second embodiment of this invention is the control of outer diameter and length of the solder cap (or cylindrical solder cap) so that pitch between neighboring bonding pads on a chip can be further reduced.


As shown in FIG. 4A, a wafer 410 having an active surface 412 is provided. The active surface 412 has a plurality of bonding pads 416 thereon. A passivation layer 414 covers the active surface 412, and an opening in the passivation layer 414 exposes the bonding pads 416. A ball contact metallic layer 420 is formed over the entire active surface 412 (the passivation layer 414) of the wafer 410 including the bonding pads 416 by conducting an electroplating operation, evaporation plating operation or sputtering, for example.


As shown in FIG. 4B, a first patterned mask layer 430 is formed over the ball contact metallic layer 420. The first mask layer 430 has a plurality of openings 432 that corresponds in position to the bonding pads 416 and exposes a portion of the ball contact metallic layer 420. Since the patterned first mask layer 430 is formed in a manner similar to the mask layer 230 in the first embodiment, description is not repeated here.


As shown in FIG. 4C, an electroplating operation is conducted to deposit conductive material into the openings 432 using the ball contact metallic layer 420 as a seed layer. Hence, conductive pillars 440 are formed over the ball contact metallic layer 420. Note that the conductive material is a high melting point metal or alloy.


As shown in FIG. 4D, a second patterned mask layer 434 is formed over the first mask layer 430. The second mask layer 434 has a plurality of openings 436 exposing the central region of the conductive pillar 440. The openings 436 have transverse cross-sectional areas smaller than those of the corresponding openings 432, respectively. Since the patterned second mask layer 434 is formed in a manner similar to the mask layer 230 in the first embodiment, description is not repeated here.


As shown in FIG. 4E, another electroplating operation is conducted to deposit conductive material into the openings 436 using the conductive pillar 440 as a seeding layer. Hence, a cylindrical solder cap 450 is formed on the upper surface of each conductive pillar 440. Note that the conductive material deposited into the openings 436 is a low melting point metal or alloy so that the cylindrical solder cap 450 has a melting point lower than the conductive pillar 440. The solder cap 450 has transverse cross-sectional area smaller than that of the conductive pillar 440.


As shown in FIG. 4F, the first mask layer 430, the second mask layer 434 and the ball contact metallic layer 420 outside the conductive pillar 440 are removed. The remaining ball contact metallic layer, the conductive pillar 440 and the cylindrical solder cap 450 together form a cylindrical bonding structure 460.



FIGS. 5A˜5C are schematic cross-sectional views showing an application of the third cylindrical bonding structure according to this invention to the fabrication of a flip-chip package. As shown in FIG. 5A, a cylindrical bonding structure 514 according to the third embodiment of this invention is formed on the bonding pad 512 of a chip 510. The cylindrical bonding structure 514 comprises a ball contact metallic layer 514a, a conductive pillar 514b and a cylindrical solder cap 514c. In addition, a substrate 520 having a solder mask layer 524 and a pad 522 thereon is also provided. The solder mask 524 has a plurality of openings 526 that exposes the pads 522. In one aspect, the solder cap 514c has a transverse length w1 smaller than the corresponding transverse length w2 of the opening 526 in the solder mask layer 524 of the substrate 520. In one aspect, the solder cap 514c has a length D1 greater than the corresponding depth D2 of the opening 526 in the solder mask layer 524 of the substrate 520.


As shown in FIG. 5B, the cylindrical solder cap 514c has an outer diameter smaller than the diameter of the opening 526 on the solder mask 524. Hence, tolerance between the cylindrical solder cap 514c on the cylindrical bonding structure 514 and the pad 522 on the substrate 520 is greatly increased. Furthermore, if the conductive pillar 514b has an outer diameter greater than the diameter of the opening 526, the cylindrical solder cap 514c must be designed to have a length greater than the depth of the opening 526. Hence, when the cylindrical solder cap 514c is lowered into the opening 526, the upper end of the cylindrical solder cap 514c is able to contact the pad 522.


As shown in FIG. 5C, a heat treating process may be conducted after the upper surface of the cylindrical solder cap 514c is positioned to contact the pad 522. In the heat treating process, the cylindrical solder cap 514c partially melts and joins together the conductive pillar 514b and the pad 522. Moreover, an underfill material may be injected into the space between the chip 510 and the substrate 520 to protect the cylindrical bonding structure 514 and serve as a vibration damper.


The method of fabricating the cylindrical bonding structure according to the third embodiment includes forming a ball contact metallic layer over the surface of a wafer surface and forming a patterned first mask layer over the ball contact metallic layer. The first mask layer has openings that correspond in position to various bonding pads on the wafer and expose a portion of the ball contact metallic layer. An electroplating operation is conducted to deposit conductive material into the openings of the first mask layer to form conductive pillars. A patterned second mask layer is formed over the first mask layer. The second mask layer has openings that expose a portion of the upper surface of the conductive pillars. Similarly, solder material is deposited into the openings of the second mask by conducting an electroplating operation to form cylindrical solder caps over the conductive pillars. The first mask layer, the second mask layer and the ball contact metallic layer outside the conductive pillar are removed so that the remaining ball contact metallic layer, the conductive pillar and the cylindrical solder cap together form a cylindrical bonding structure on the chip.


One major difference between the cylindrical bonding structure according to the third embodiment and the first two embodiments is that the cylindrical solder cap is designed to have an outer diameter smaller than opening diameter on the solder mask. Hence, the cylindrical solder cap may easily lower into the opening to contact the pad on the substrate. This increases the yield of fabricating a flip-chip package and reduces the diameter of the opening. Ultimately, distance of separation between neighboring pads on a substrate and distance of separation between neighboring bonding pads on a chip may both be reduced.



FIGS. 6A˜6E are cross-sectional views showing cylindrical bonding structures fabricated according to this invention with each cylindrical bonding structure having an additional transition layer between the conductive pillar and the solder cap. As shown in FIGS. 6A˜6E, a transition layer 670 is inserted between the conductive pillar 640 and the solder cap 650 in each case. The transition layer 670 may provide different functions according to the constituent materials. Furthermore, the transition layer 670 can be a single layer or multiple olayers. In FIG. 6A, the transition layer 670 provides a function very similar to the ball contact metallic layer 620 between the bonding pad 616 and the conductive pillar 640. The transition layer 670 may contain one or more layers. The transition layer 670 mainly boosts the connectivity between the conductive pillar 640 and the solder cap 650 or prevents the collapse of solder cap 650 material onto the peripheral section of the conductive pillar 640 after conducting a heat treating operation, leading to a short-circuit between neighboring conductive pillars. The material of the transition layer 670 is nickel, for example.


The transition layer 670 is fabricated after forming the conductive pillar 640. The transition layer 670 is formed over the upper surface of the conductive pillar 640. Thereafter, a cylindrical solder cap 650 is formed over the transition layer 670 in FIG. 6A, while a solder cap having a hemispherical shape is formed over the transition layer 670 in FIG. 6B. In FIG. 6C, the transition layer 670 is also fabricated on the upper surface of the conductive pillar 640 after forming the conductive pillar 640. However, a solder ball 650 is attached to the transition layer 670 instead of a solder cap. Similarly, in FIGS. 6D and 6E, the transition layer 670 is fabricated on the upper surface of the conductive pillar before forming a solder cap over the transition layer 670. One major difference is that the transition layer 670 in FIG. 6D is formed inside the opening of the patterned first mask layer 430 (in FIG. 4C) while the transition layer 670 in FIG. 6E is formed inside the opening of the patterned second mask layer 434 (in FIG. 4D).


In conclusion, the cylindrical bonding structure according to this invention is formed by constructing a conductive pillar over the bonding pad of a chip and using the conductive pillar to cushion between the chip and a substrate. The solder cap on the tip of the conductive pillar is also used to join the conductive pillar to a pad on the substrate. Compared with a conventional design using spherical bumps, the cylindrical bonding structure can provide a smaller contact separation. In addition, the solder cap may have a variety of profiles including cylindrical, spherical or hemispherical shape. Note that when the solder cap has a cylindrical shape, the length and outer diameter of the pillar may be adjusted to fit into the opening leading to the pad. Consequently, outer diameter of the opening may be reduced and separation between neighboring pads may be reduced. In other words, separation of neighboring bonding pads on a chip may be reduced.


Because the conductive pillar and the pad are connected by partially melting the solder cap in a heat treating process, the step of applying a low melting point solder material on the pads of the substrate or the surface of bumps in a conventional design can be eliminated. Hence, production cost of the flip-chip package is reduced.


Furthermore, the conventional high-temperature heat treating process for shaping the bumps into a spherical shape may result in the formation of excessive oxide material on bump surface and may lead to poor bonding between the bump and the pad. In this invention, however, the solder cap is formed on the upper surface of the conductive pillar. A high-temperature heat treating process for shaping the solder cap into a spherical form is not absolutely required. Even if a spherical shape is demanded, the solder cap is shaped using a low-temperature heat treating process. Hence, not much oxidation occurs on the surface of the solder cap material. Ultimately, a better junction structure is formed linking up the conductive pillar and the pad on the substrate.


It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.

Claims
  • 1. A chip package comprising: a substrate comprising a first pad having a top surface with a first region, a second region and a third region between said first and second regions, and a solder mask layer on said first and second regions, wherein an opening in said solder mask layer is over said third region;a chip over said substrate, wherein said chip comprises a second pad vertically over said third region;a copper pillar between said third region and said second pad, wherein said copper pillar has a width greater than that of said opening;a nickel-containing layer between said third region and said copper pillar;a tin-containing layer between said nickel-containing layer and said third region, wherein said tin-containing layer comprises a lower portion in said opening, and an upper portion over said lower portion, over said opening and above a horizontal level of a top surface of said solder mask layer, wherein said top surface of said solder mask layer faces said chip; andan underfill between said chip and said substrate.
  • 2. The chip package of claim 1, wherein said tin-containing layer comprises silver.
  • 3. The chip package of claim 1, wherein said copper pillar has a thickness greater than a depth of said opening.
  • 4. The chip package of claim 1, wherein said tin-containing layer has a thickness less than that of said copper pillar.
  • 5. The chip package of claim 1, wherein said copper pillar has a sidewall with a portion not covered by said tin-containing layer.
  • 6. The chip package of claim 1, wherein said nickel-containing layer has a thickness less than that of said copper pillar.
  • 7. The chip package of claim 1, wherein said chip further comprises an active device.
  • 8. The chip package of claim 1, wherein said chip further comprises a passivation layer, wherein said copper pillar is connected to said second pad through an opening in said passivation layer.
  • 9. The chip package of claim 1 further comprising a metal layer between said copper pillar and said second pad.
  • 10. The chip package of claim 9, wherein said metal layer comprises titanium.
  • 11. The chip package of claim 9, wherein said metal layer comprises nickel.
  • 12. A chip package comprising: a substrate comprising a first pad having a top surface with a first region, a second region and a third region between said first and second regions, and a solder mask layer on said first and second regions, wherein an opening in said solder mask layer is over said third region;a chip over said substrate, wherein said chip comprises a second pad vertically over said third region;a copper pillar between said third region and said second pad, wherein said copper pillar has a width greater than that of said opening;a nickel-containing layer between said third region and said copper pillar;a tin-and-gold-containing layer between said nickel-containing layer and said third region, wherein said tin-containing layer comprises a lower portion in said opening, and an upper portion over said lower portion, over said opening and above a horizontal level of a top surface of said solder mask layer, wherein said top surface of said solder mask layer faces said chip; andan underfill between said chip and said substrate.
  • 13. The chip package of claim 12, wherein said tin-and-gold-containing layer comprises silver.
  • 14. The chip package of claim 12, wherein said copper pillar has a thickness greater than a depth of said opening.
  • 15. The chip package of claim 12, wherein said tin-containing layer has a thickness less than that of said copper pillar.
  • 16. The chip package of claim 12, wherein said copper pillar has a sidewall with a portion not covered by said tin-and-gold-containing layer.
  • 17. The chip package of claim 12, wherein said nickel-containing layer has a thickness less than that of said copper pillar.
  • 18. The chip package of claim 12, wherein said chip further comprises an active device.
  • 19. The chip package of claim 12, wherein said chip further comprises a passivation layer, wherein said copper pillar is connected to said second pad through an opening in said passivation layer.
  • 20. The chip package of claim 12 further comprising a metal layer between said copper pillar and said second pad.
  • 21. The chip package of claim 20, wherein said metal layer comprises titanium.
  • 22. The chip package of claim 20, wherein said metal layer comprises nickel.
CROSS-REFERENCE TO RELATED APPLICATION

This application is a continuation of U.S. application Ser. No. 11/685,216, filed Mar. 13, 2007, currently pending, which is a continuation of application Ser. No. 10/874,704, filed on Jun. 22, 2004, now U.S. Pat. No. 7,208,834. This application is related to application Ser. No. 09/798,654 filed on Mar. 5, 2001, now U.S. Pat. No. 6,818,545; and related to application Ser. No. 10/935,451 filed on Sep. 7, 2004, now pending; and related to application Ser. No. 09/953,525 filed on Sep. 17, 2001, now U.S. Pat. No. 6,642,136; and related to application Ser. No. 10/638,454 filed on Aug. 11, 2003, now U.S. Pat. No. 6,917,119; and related to application Ser. No. 11/120,234 filed on May 2, 2005, now pending; and related to application Ser. No. 09/837,007 filed on Apr. 18, 2001, now pending; and related to application Ser. No. 10/055,580 filed on Jan. 22, 2002, now pending; and related to application Ser. No. 10/174,357 filed on Jun. 17, 2002, now U.S. Pat. No. 6,784,087; and related to application Ser. No. 10/695,630 filed on Oct. 27, 2003, now pending; and related to application Ser. No. 11/123,328 filed on May 6, 2005, now pending, all assigned to a common assignee.

US Referenced Citations (248)
Number Name Date Kind
3893156 Riseman Jul 1975 A
4087314 George May 1978 A
4179802 Joshi Dec 1979 A
4631805 Olsen et al. Dec 1986 A
4652336 Andrascek Mar 1987 A
5046161 Takada Sep 1991 A
5061985 Meguro et al. Oct 1991 A
5071518 Pan Dec 1991 A
5075965 Carey et al. Dec 1991 A
5083187 Lamson Jan 1992 A
5108950 Wakabayashi Apr 1992 A
5130779 Agarwala et al. Jul 1992 A
5132775 Brighton Jul 1992 A
5134460 Brady Jul 1992 A
5137845 Lochon Aug 1992 A
5223454 Uda Jun 1993 A
5226232 Boyd Jul 1993 A
5244833 Gansauge et al. Sep 1993 A
5251806 Agarwala et al. Oct 1993 A
5261155 Angulas Nov 1993 A
5261593 Casson et al. Nov 1993 A
5268072 Agarwala Dec 1993 A
5326709 Moon Jul 1994 A
5418186 Park May 1995 A
5439162 George et al. Aug 1995 A
5448114 Kondoh et al. Sep 1995 A
5466635 Lynch et al. Nov 1995 A
5503286 Nye, III Apr 1996 A
5508561 Tago et al. Apr 1996 A
5521438 Okamoto et al. May 1996 A
5531021 Kolman et al. Jul 1996 A
5532612 Liang Jul 1996 A
5541135 Pfeifer Jul 1996 A
5554940 Hubacher Sep 1996 A
5563102 Michael Oct 1996 A
5565379 Baba Oct 1996 A
5600180 Kusaka Feb 1997 A
5631499 Hosomi May 1997 A
5641113 Somaki et al. Jun 1997 A
5641990 Chiu Jun 1997 A
5656858 Kondo et al. Aug 1997 A
5656863 Yasunaga et al. Aug 1997 A
5664642 Williams Sep 1997 A
5672913 Baldwin et al. Sep 1997 A
5736791 Fujiki Apr 1998 A
5740787 Ando Apr 1998 A
5756370 Farnworth May 1998 A
5767010 Mis et al. Jun 1998 A
5773889 Love et al. Jun 1998 A
5783865 Higashiguchi et al. Jul 1998 A
5795818 Marrs Aug 1998 A
5796591 Dalal et al. Aug 1998 A
5808320 Dennison Sep 1998 A
5808360 Akram Sep 1998 A
5854513 Kim Dec 1998 A
5872404 Lynch et al. Feb 1999 A
5873512 Bielick et al. Feb 1999 A
5877078 Yanagida Mar 1999 A
5883435 Geffken Mar 1999 A
5889326 Tanaka Mar 1999 A
5892273 Iwasaki Apr 1999 A
5898222 Farooq et al. Apr 1999 A
5903343 Ning et al. May 1999 A
5943597 Kleffner et al. Aug 1999 A
5946590 Satoh Aug 1999 A
5985765 Hsiao et al. Nov 1999 A
6011314 Leibovitz et al. Jan 2000 A
6013571 Morrell Jan 2000 A
6016013 Baba Jan 2000 A
6028363 Lin Feb 2000 A
6042953 Yamaguchi Mar 2000 A
6049130 Hosomi et al. Apr 2000 A
6075290 Schaefer et al. Jun 2000 A
6077726 Mistry Jun 2000 A
6085968 Swindlehurst et al. Jul 2000 A
6093964 Saitoh Jul 2000 A
6103551 Ono et al. Aug 2000 A
6127735 Berger et al. Oct 2000 A
6136047 Karasawa et al. Oct 2000 A
6144100 Shen et al. Nov 2000 A
6144102 Amagai Nov 2000 A
6162652 Dass Dec 2000 A
6180265 Erickson Jan 2001 B1
6187680 Costrini et al. Feb 2001 B1
6194309 Jin Feb 2001 B1
6196443 DiGiacomo Mar 2001 B1
6197613 Kung Mar 2001 B1
6198169 Kobayashi Mar 2001 B1
6198619 Fujioka Mar 2001 B1
6229220 Saitoh et al. May 2001 B1
6229711 Yoneda May 2001 B1
6239983 Shingai et al. May 2001 B1
6250541 Shangguan Jun 2001 B1
6251704 Ohuchi et al. Jun 2001 B1
6271107 Massingill Aug 2001 B1
6281105 Cotte et al. Aug 2001 B1
6281106 Higdon et al. Aug 2001 B1
6309954 Lake Oct 2001 B1
6319830 Yamaguchi Nov 2001 B1
6330967 Milewski et al. Dec 2001 B1
6332988 Berger, Jr. Dec 2001 B1
6336262 Dalal et al. Jan 2002 B1
6346469 Greer Feb 2002 B1
6350632 Lin Feb 2002 B1
6358630 Tsukada et al. Mar 2002 B1
6362087 Wang et al. Mar 2002 B1
6372622 Tan Apr 2002 B1
6380061 Kobayashi Apr 2002 B1
6406967 Chung Jun 2002 B1
6413851 Chow et al. Jul 2002 B1
6424037 Ho et al. Jul 2002 B1
6426281 Lin et al. Jul 2002 B1
6426556 Lin Jul 2002 B1
6429388 Interrante et al. Aug 2002 B1
6429531 Mistry Aug 2002 B1
6448171 Wang et al. Sep 2002 B1
6452270 Huang Sep 2002 B1
6455785 Sakurai et al. Sep 2002 B1
6459150 Wu et al. Oct 2002 B1
6467674 Mihara Oct 2002 B1
6469394 Wong et al. Oct 2002 B1
6479900 Shinogi et al. Nov 2002 B1
6492197 Rinne Dec 2002 B1
6492737 Imasu et al. Dec 2002 B1
6495397 Kubota Dec 2002 B2
6501169 Aoki Dec 2002 B1
6501185 Chow et al. Dec 2002 B1
6511865 Lin Jan 2003 B1
6518092 Kikuchi Feb 2003 B2
6518096 Chan et al. Feb 2003 B2
6518651 Hashimoto Feb 2003 B2
6544813 Lin Apr 2003 B1
6552436 Burnette et al. Apr 2003 B2
6573598 Ohuchi Jun 2003 B2
6578754 Tung Jun 2003 B1
6592019 Tung Jul 2003 B2
6600234 Kuwabara Jul 2003 B2
6610591 Jiang et al. Aug 2003 B1
6627988 Andoh Sep 2003 B2
6638847 Cheung et al. Oct 2003 B1
6642136 Lee et al. Nov 2003 B1
6653563 Bohr Nov 2003 B2
6661100 Anderson Dec 2003 B1
6681982 Tung Jan 2004 B2
6683380 Efland et al. Jan 2004 B2
6706554 Ogura Mar 2004 B2
6707159 Kumamoto Mar 2004 B1
6709985 Goruganthu Mar 2004 B1
6731003 Joshi et al. May 2004 B2
6732908 Furman et al. May 2004 B2
6732913 Alvarez May 2004 B2
6762122 Mis Jul 2004 B2
6784087 Lee et al. Aug 2004 B2
6809020 Sakurai Oct 2004 B2
6815324 Huang et al. Nov 2004 B2
6818545 Lee et al. Nov 2004 B2
6841872 Ha et al. Jan 2005 B1
6847118 Milewski et al. Jan 2005 B2
6853076 Datta et al. Feb 2005 B2
6861742 Miyamoto Mar 2005 B2
6864165 Pogge Mar 2005 B1
6917106 Datta Jul 2005 B2
6917119 Lee et al. Jul 2005 B2
6940169 Jin et al. Sep 2005 B2
6940178 Kweon et al. Sep 2005 B2
6959856 Oh et al. Nov 2005 B2
6963136 Shinozaki Nov 2005 B2
6977435 Kim Dec 2005 B2
6998710 Kobayashi Feb 2006 B2
7008867 Lei Mar 2006 B2
7034402 Seshan Apr 2006 B1
7071573 Lin Jul 2006 B1
7078331 Kwon et al. Jul 2006 B2
7098127 Ito Aug 2006 B2
7109118 Cohen et al. Sep 2006 B2
7135766 Costa Nov 2006 B1
7196001 Datta et al. Mar 2007 B2
7199036 Chan et al. Apr 2007 B2
7208834 Lee et al. Apr 2007 B2
7220657 Ihara May 2007 B2
7246432 Tanaka Jul 2007 B2
7268421 Lin Sep 2007 B1
7271483 Lin et al. Sep 2007 B2
7273803 Cheng et al. Sep 2007 B2
7312535 Takewaki et al. Dec 2007 B2
7323406 Lim et al. Jan 2008 B2
7335536 Lange et al. Feb 2008 B2
7338890 Lee et al. Mar 2008 B2
7355288 Lee et al. Apr 2008 B2
7456089 Aiba Nov 2008 B2
7462942 Tan Dec 2008 B2
7465654 Chou et al. Dec 2008 B2
7476564 Chen et al. Jan 2009 B2
7479690 Shiraishi Jan 2009 B2
7582556 Lin et al. Sep 2009 B2
7700475 Kao et al. Apr 2010 B1
7713782 Pendse May 2010 B2
7754598 Lin et al. Jul 2010 B2
7781325 Lee et al. Aug 2010 B2
7800239 Dalal et al. Sep 2010 B2
7846830 Takewaki et al. Dec 2010 B2
7863739 Lee et al. Jan 2011 B2
7902679 Lin et al. Mar 2011 B2
7960270 Lee et al. Jun 2011 B2
7999395 Kao et al. Aug 2011 B1
8072070 Lee et al. Dec 2011 B2
8158508 Lin et al. Apr 2012 B2
8159074 Lin et al. Apr 2012 B2
8193035 Pendse Jun 2012 B2
8299616 Chuang et al. Oct 2012 B2
20010026954 Takao Oct 2001 A1
20010027007 Hosomi et al. Oct 2001 A1
20010040290 Sakurai Nov 2001 A1
20010042923 Yanagida Nov 2001 A1
20010048166 Miyazaki Dec 2001 A1
20010054771 Wark et al. Dec 2001 A1
20020033525 Ohuchi Mar 2002 A1
20020043723 Shimizu Apr 2002 A1
20020053466 Kusui May 2002 A1
20020079575 Hozoji et al. Jun 2002 A1
20020095784 Fang Jul 2002 A1
20020100972 Kitajima et al. Aug 2002 A1
20020121692 Lee et al. Sep 2002 A1
20020121709 Matsuki et al. Sep 2002 A1
20020149118 Yamaguchi et al. Oct 2002 A1
20020173075 Tie et al. Nov 2002 A1
20020180062 Hsieh et al. Dec 2002 A1
20030006062 Stone Jan 2003 A1
20030127734 Lee et al. Jul 2003 A1
20030218246 Abe Nov 2003 A1
20030219966 Jin et al. Nov 2003 A1
20040007779 Arbuthnot Jan 2004 A1
20040032024 Lee et al. Feb 2004 A1
20050026413 Lee et al. Feb 2005 A1
20060163729 Lin Jul 2006 A1
20060291029 Lin et al. Dec 2006 A1
20070166993 Lee et al. Jul 2007 A1
20080191326 Lin et al. Aug 2008 A1
20080296761 Lee et al. Dec 2008 A1
20090057894 Chou et al. Mar 2009 A1
20090057895 Lin et al. Mar 2009 A1
20090302468 Baek et al. Dec 2009 A1
20090309224 Lin et al. Dec 2009 A1
20110001250 Lin et al. Jan 2011 A1
20110133334 Pendse Jun 2011 A1
20110186986 Chuang et al. Aug 2011 A1
20110215476 Lee et al. Sep 2011 A1
20120252168 Nah et al. Oct 2012 A1
Foreign Referenced Citations (30)
Number Date Country
1536469 Jun 2005 EP
58175839 Oct 1983 JP
60217646 Oct 1985 JP
62234352 Oct 1987 JP
1061038 Mar 1989 JP
02177540 Jul 1990 JP
402237129 Sep 1990 JP
03004545 Jan 1991 JP
404017390 Jan 1992 JP
4278543 Oct 1992 JP
4318935 Nov 1992 JP
405226544 Sep 1993 JP
07191641 Jul 1995 JP
1961221 Aug 1995 JP
1985660 Oct 1995 JP
8013166 Jan 1996 JP
08172096 Jul 1996 JP
09045691 Feb 1997 JP
2785338 Aug 1998 JP
2000260803 Sep 2000 JP
2002016096 Jan 2002 JP
2002261111 Sep 2002 JP
2006128662 May 2006 JP
2006147810 Jun 2006 JP
3829325 Oct 2006 JP
3850261 Nov 2006 JP
3856304 Dec 2006 JP
447060 Jul 2001 TW
468246 Dec 2001 TW
471146 Jan 2002 TW
Non-Patent Literature Citations (30)
Entry
Mistry, K. et al. “A 45nm Logic Technology with High-k+ Metal Gate Transistors, Strained Silicon, 9 Cu Interconnect Layers, 193nm Dry Patterning, and 100% Pb-free Packaging,” IEEE International Electron Devices Meeting (2007) pp. 247-250.
Edelstein, D.C., “Advantages of Copper Interconnects,” Proceedings of the 12th International IEEE VLSI Multilevel Interconnection Conference (1995) pp. 301-307.
Theng, C. et al. “An Automated Tool Deployment for ESD (Electro-Static-Discharge) Correct-by-Construction Strategy in 90 nm Process,” IEEE International Conference on Semiconductor Electronics (2004) pp. 61-67.
Gao, X. et al. “An improved electrostatic discharge protection structure for reducing triggering voltage and parasitic capacitance,” Solid-State Electronics, 27 (2003), pp. 1105-1110.
Yeoh, A. et al. “Copper Die Bumps (First Level Interconnect) and Low-K Dielectrics in 65nm High Volume Manufacturing,” Electronic Components and Technology Conference (2006) pp. 1611-1615.
Hu, C-K. et al. “Copper-Polyimide Wiring Technology for VLSI Circuits,” Materials Research Society Symposium Proceedings VLSI V (1990) pp. 369-373.
Roesch, W. et al. “Cycling copper flip chip interconnects,” Microelectronics Reliability, 44 (2004) pp. 1047-1054.
Lee, Y-H. et al. “Effect of ESD Layout on the Assembly Yield and Reliability,” International Electron Devices Meeting (2006) pp. 1-4.
Yeoh, T-S. “ESD Effects on Power Supply Clamps,” Proceedings of the 6th International Sympoisum on Physical & Failure Analysis of Integrated Circuits (1997) pp. 121-124.
Edelstein, D. et al. “Full Copper Wiring in a Sub-0.25 pm CMOS ULSI Technology,” Technical Digest IEEE International Electron Devices Meeting (1997) pp. 773-776.
Venkatesan, S. et al. “A High Performance 1.8V, 0.20 pm CMOS Technology with Copper Metallization,” Technical Digest IEEE International Electron Devices Meeting (1997) pp. 769-772
Jenei, S. et al. “High Q Inductor Add-on Module in Thick Cu/SiLK™ single damascene,” Proceedings from the IEEE International Interconnect Technology Conference (2001) pp. 107-109.
Groves, R. et al. “High Q Inductors in a SiGe BiCMOS Process Utilizing a Thick Metal Process Add-on Module,” Proceedings of the Bipolar/BiCMOS Circuits and Technology Meeting (1999) pp. 149-152.
Sakran, N. et al. “The Implementation of the 65nm Dual-Core 64b Merom Processor,” IEEE International Solid-State Circuits Conference, Session 5, Microprocessors, 5.6 (2007) pp. 106-107, p. 590.
Kumar, R. et al. “A Family of 45nm IA Processors,” IEEE International Solid-State Circuits Conference, Session 3, Microprocessor Technologies, 3.2 (2009) pp. 58-59.
Bohr, M. “The New Era of Scaling in an SoC World,” International Solid-State Circuits Conference (2009) Presentation Slides 1-66.
Bohr, M. “The New Era of Scaling in an SoC World,” International Solid-State Circuits Conference (2009) pp. 23-28.
Ingerly, D. et al. “Low-K Interconnect Stack with Thick Metal 9 Redistribution Layer and Cu Die Bump for 45nm High Volume Manufacturing,” International Interconnect Technology Conference (2008) pp. 216-218.
Kurd, N. et al. “Next Generation Intel® Micro-architecture (Nehalem) Clocking Architecture,” Symposium on VLSI Circuits Digest of Technical Papers (2008) pp. 62-63.
Maloney, T. et al. “Novel Clamp Circuits for IC Power Supply Protection,” IEEE Transactions on Components, Packaging, and Manufacturing Technology, Part C, vol. 19, No. 3 (Jul. 1996) pp. 150-161.
Geffken, R. M. “An Overview of Polyimide Use in Integrated Circuits and Packaging,” Proceedings of the Third International Symposium on Ultra Large Scale Integration Science and Technology (1991) pp. 667-677.
Luther, B. et al. “Planar Copper-Polyimide Back End of the Line Interconnections for ULSI Devices,” Proceedings of the 10th International IEEE VLSI Multilevel Interconnection Conference (1993) pp. 15-21.
Master, R. et al. “Ceramic Mini-Ball Grid Array Package for High Speed Device,” Proceedings from the 45th Electronic Components and Technology Conference (1995) pp. 46-50.
Maloney, T. et al. “Stacked PMOS Clamps for High Voltage Power Supply Protection,” Electrical Overstress/Electrostatic Discharge Symposium Proceedings (1999) pp. 70-77.
Lin, M.S. et al. “A New System-on-a-Chip (SOC) Technology—High Q Post Passivation Inductors,” Proceedings from the 53rd Electronic Components and Technology Conference (May 30, 2003) pp. 1503-1509.
MEGIC Corp. “MEGIC way to system solutions through bumping and redistribution,” (Brochure) (Feb. 6, 2004) pp. 1-3.
Lin, M.S. “Post Passivation Technology™—MEGIC® Way to System Solutions,” Presentation given at TSMC Technology Symposium, Japan (Oct. 1, 2003) pp. 1-32.
Lin, M.S. et al. “A New IC Interconnection Scheme and Design Architecture for High Performance ICs at Very Low Fabrication Cost—Post Passivation Interconnection,” Proceedings of the IEEE Custom Integrated Circuits Conference (Sep. 24, 2003) pp. 533-536.
RD291011, Jul. 10, 1988, Anonymous.
Periodic Table of the Elements, Sargent-Welch Scientific Company, Catalog No. S-18806, p. 1.
Related Publications (1)
Number Date Country
20110215476 A1 Sep 2011 US
Divisions (1)
Number Date Country
Parent 10055580 Jan 2002 US
Child 10174357 US
Continuations (2)
Number Date Country
Parent 11685216 Mar 2007 US
Child 13108743 US
Parent 10874704 Jun 2004 US
Child 11685216 US
Continuation in Parts (1)
Number Date Country
Parent 10174357 Jun 2002 US
Child 10874704 US