Claims
- 1. A dielectric substrate having opposed faces and at least one hole extending completely therethrough from one face to the other, having an aspect ratio of between about 5:1 and 30:1 and diameter at its narrowest point of from about 5 μm to about 125 μm;
said hole having a solidified conductive liquid disposed therein extending from one end of said hole to the other end of said hole.
- 2. The invention as defined in claim 1 wherein said hole includes a plating on the surface thereof of an electrically conductive material surrounding said solidified liquid material.
- 3. The invention as defined in claim 1 wherein at least one of said liquid filled hole has an electrically conductive cap thereon.
- 4. The invention as defined in claim 1 wherein said hole includes electrically conductive plating on the surface thereof surrounding said solidified conducting liquid material, and wherein at least one end of said filled hole has an electrically conductive cap thereon.
- 5. The invention as defined in claim 1 wherein said dielectric substrate has at least one internal electrically conducting plane in electrical contact with said solidified conducting material.
- 6. The invention as defined in claim 2 wherein said dielectric substrate has at least one internal electrically conducting plane in electrical contact with said solidifed electrically conducting material.
- 7. The invention as defined in claim 1 wherein said hole is tapered.
- 8. The invention as defined in claim 7 wherein said hole is generally hourglass shaped.
- 9. The invention as defined in claim 1 wherein said substrate includes at least two internal power planes.
- 10. The invention as defined in claim 9 wherein said substrate is a power core and said cap is a connector pad.
- 11. A dielectric substrate having opposed faces and at least one hole extending completely therethrough from one face to the other, having an aspect ratio of between about 5:1 and 30:1 and diameter at its narrowest point of from about 5 μm to about 125 μm;
at least one internal electrically conductive plane in said substrate; said at least one hole having a solidified conductive liquid disposed therein extending from one end of said hole to the other end of said hole; electrically conductive plating on at least one hole surrounding said solidified material; and each end of each of said filled hole having an electrically conductive cap thereon on the respective face of said substrate.
- 12. The invention as defined in claim 11 wherein said substrate is connected by electrically conducting connections at one of said end cap to a second structure.
- 13. The invention as defined in claim 12 wherein said second structure is an I/C chip.
- 14. The invention as defined in claim 12 wherein said second structure is a second substrate.
- 15. The invention as defined in claim 11 further characterized by a soldermask on at least one face of said substrate.
- 16. A method of forming a capped conductive through hole in a dielectric substrate comprising the steps of:
providing a dielectric substrate having opposed faces; forming at least one through hole therein extending from one face to the other face having an aspect ratio of from about 5:1 to about 30:1, and a diameter of from about 5 μm to about 125 μm; injecting liquid conducting material into said at least one through hole from one end thereof under pressure and providing a vacuum at the opposite end thereof; allowing the liquid conducting material to solidify; and forming a cap of conductive material over said filled hole.
- 17. The invention as defined in claim 16 further characterized by plating electrically conductive material on the wall of said hole prior to filling with the liquid conducting material.
- 18. The invention as defined in claim 17 wherein said substrate has at least one power plane buried therein.
- 19. The invention as defined in claim 18 further characterized by coating at least one face of said substrate with a soldermask material, and forming an opening therein adjacent the end of said at least one hole.
- 20. The invention as defined in claim 18 further characterized by attaching an additional structure to at least one face of said substrate.
- 21. The invention as defined in claim 20 wherein said additional structure is an I/C chip.
- 22. The invention as defined in claim 20 wherein said additional structure is a second substrate.
- 23. A method of forming a capped conductive through hole in a dielectric substrate comprising the steps of:
providing a dielectric substrate having opposed faces and at least one power plane buried thereon; forming at least one through hole therein extending from one face to the other face having an aspect ratio of from about 5:1 to about 30:1, and a diameter of from about 5 μm to about 125 μm; plating conductive material on the surface of at least one hole; injecting liquid conducting material into said at least one through hole from one end thereof under pressure and providing a vacuum at the opposite end thereof; allowing the liquid conducting material to solidify; and forming a cap of conductive material over said filled hole.
RELATED APPLICATION
[0001] This application is a continuation in part of application Ser. No. 09/383,325, filed Aug. 26, 1999, for APPARATUS AND METHOD FOR FILLING HIGH ASPECT RATIO VIA HOLES IN ELECTRONIC SUBSTRATES—IBM Docket No. YOR919990165US1.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09383325 |
Aug 1999 |
US |
Child |
09871555 |
May 2001 |
US |