Claims
- 1. A method of forming a capped conductive through hole in a dielectric substrate comprising the steps of:providing a dielectric substrate having opposed faces therein, said at least one through hole having two ends extending; forming at least one through hole from one face to the other face having an aspect ratio of from about 5:1 to about 30:1, and a diameter of from about 5 μm to about 125 μm; applying pressure from one end of the said at least one through hole with injecting liquid conducting material and providing a vacuum at the opposite end of said at least one through hole, thereby filling said at least on through hole with said liquid conducting material under pressure and providing a vacuum at the opposite end thereof; allowing the liquid conducting material to solidify; and forming a separate cap of conductive material over said filled hole.
- 2. The invention as defined in claim 1 further characterized by plating electrically conductive material on the wall of said hole prior to filling with the liquid conducting material.
- 3. The invention as defined in claim 1 wherein said at least one hole is tapered.
- 4. The invention as defined in claim 1 wherein said at least one hole is generally hourglass shaped.
- 5. The invention as defined in claim 2 wherein said substrate has at least one power plane buried therein.
- 6. The invention as defined in claim 5 further characterized by coating at least one face of said substrate with a soldermask material, and forming an opening therein adjacent the end of said at least one hole.
- 7. The invention as defined in claim 5 further characterized by attaching an additional structure to at least one face of said substrate.
- 8. The invention as defined in claim 5 wherein said substrate is a power core and said cap is a connector pad.
- 9. The invention as defined in claim 7 wherein said additional structure is an I/C chip.
- 10. The invention defined in claim 7 wherein said additional structure is a second substrate.
- 11. A method of forming a capped conductive through hole in a dielectric substrate comprising the steps of:providing a dielectric substrate having opposed faces and at least one power plane buried thereon; forming at least one through hole therein, said at least one through hole having two ends extending from one face to the other face having an aspect ratio of from about 5:1 to about 30:1, and a diameter of from about 5 μm to about 125 μm; plating conductive material on the surface of at least one hole; applying pressure from one end of the said at least one through hole with injecting liquid conducting material and providing a vacuum at the opposite end of said at least one through hole, thereby filling said at least on through hole with said liquid conducting material under pressure and providing a vacuum at the opposite end thereof; allowing the liquid conducting material to solidify; and forming a separate cap of conductive material over said filled hole.
- 12. The invention as defined in claim 11 wherein said at least one hole is tapered.
- 13. The invention as defined in claim 11 wherein said at least one hole is generally hourglass shaped.
- 14. The invention as defined in claim 11 wherein said substrate is a power core and said cap is a connector pad.
- 15. The invention as defined in claim 11 further characterized by coating at least one face of said substrate with a soldermask material, and forming an opening therein adjacent the end of said at least one hole.
- 16. The invention defined in claim 11 further characterized by attaching an additional structure to at least one face of said substrate.
- 17. The invention as defined in claim 11 wherein said additional structure is an I/C chip.
- 18. The invention as defined in claim 11 wherein said additional structure is a second substrate.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a divisional of application Ser. No. 09/871,555, filed May 31, 2001, now U.S. Pat. No. 6,452,117, which is a continuation in part of application Ser. No. 09/383,325, filed Aug. 26, 1999, now U.S. Pat. No. 6,461,136, for APPARATUS AND METHOD FOR FILLING HIGH ASPECT RATIO VIA HOLES IN ELECTRONIC SUBSTRATES.
US Referenced Citations (11)
Number |
Name |
Date |
Kind |
4131516 |
Bakos et al. |
Dec 1978 |
A |
4830264 |
Bitaillou et al. |
May 1989 |
A |
5244143 |
Ference et al. |
Sep 1993 |
A |
5259110 |
Bross et al. |
Nov 1993 |
A |
5473120 |
Ito et al. |
Dec 1995 |
A |
5487218 |
Bhatt et al. |
Jan 1996 |
A |
5557844 |
Bhatt et al. |
Sep 1996 |
A |
5627345 |
Yamamoto et al. |
May 1997 |
A |
5927193 |
Balz et al. |
Jul 1999 |
A |
6056191 |
Brouillette et al. |
May 2000 |
A |
6214445 |
Kanbe et al. |
Apr 2001 |
B1 |
Foreign Referenced Citations (1)
Number |
Date |
Country |
37 28 151 |
Aug 1987 |
DE |
Non-Patent Literature Citations (1)
Entry |
“IMS—Injection Molded Soldering”, David Danovitch and Peter A. Gruber (5 pp.). |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/383325 |
Aug 1999 |
US |
Child |
09/871555 |
|
US |