The present invention pertains to an ultrasonic method for mounting a flip chip and a substrate that is used in the method. In particular, the present invention pertains to an array of electrode patterns that are formed on a substrate.
Along with the high functionality of portable phones, portable computers, and other small-scale electronic equipment, a high degree of integration and narrow line pitch formation have been developing for semiconductor chips in the electronic equipment. One of the techniques for mounting highly-integrated and narrow-pitch semiconductor chips is a flip-chip mounting for connecting a bare chip to a substrate. In flip-chip mounting, bump electrodes formed on the circuit surface of a semiconductor chip are made to face electrode patterns of a conductive material formed on a substrate, and are directly connected to the electrode patterns. This flip-chip mounting replaces a method in which semiconductor chip electrodes are connected to a substrate by bonding wires.
In flip-chip mounting, contact bonding or thermocompression bonding utilizing ultrasonic vibration is used for joining the bump electrodes of the semiconductor chip with electrode patterns on the substrate. A typical joining method includes a step in which the bump electrodes of the semiconductor chip are made to face the electrode patterns on the substrate, the bump electrodes are pressed against the electrode patterns so that a fixed load is applied, and ultrasonic vibration is applied to the semiconductor chip. This ultrasonic flip-chip joining has the advantages that a direct connection is possible at low temperature, and a multiple bump electrode can be connected quickly.
In Patent Reference 1, an ultrasonic flip-chip mounting apparatus is presented in which pressure force variation and ultrasonic vibration over time serve as joining conditions.
In addition, in Patent Reference 2, in order to make a reliable joining of a semiconductor chip by an ultrasonic flip-chip mounting, an underfill resin is supplied in advance onto a substrate, and the semiconductor chip is subjected to the ultrasonic flip-chip joining. At that time, rough surface parts are formed on the side surfaces of the semiconductor chip to suppress climbing-up of the underfill resin on the side surfaces of the semiconductor chip due to the ultrasonic vibration.
Prior art references
Patent references
Patent Reference 1: Japanese Kokai Patent Application No. 2004-79724
Patent Reference 2: Japanese Kokai Patent Application No. 2005-302750
In the conventional ultrasonic flip-chip mounting method, there are the following problems. In
On the other hand,
The present invention solves these problems, and its purpose is to provide an ultrasonic flip-chip mounting method with little variance in the electrode joints between a semiconductor chip and a substrate, and a substrate that is used in the method.
The ultrasonic method for mounting a flip chip comprises of a step of forming several projecting electrodes on the main surface of a semiconductor chip and a step of bringing the projecting electrodes into contact with corresponding conductor patterns on a substrate and for joining the projecting electrodes with the conductor patterns by applying ultrasonic vibration to the semiconductor chip; and the conductor patterns are oriented in a direction oblique to the direction of the ultrasonic vibration.
Preferably, all the conductor patterns are oriented at the same orientation angle θ. Preferably, the orientation angle θ is 45°. In addition, a first set of the conductor patterns can have an orientation angle of 45° to the vibration direction, and a second set of the conductor patterns can have an orientation angle of 45° to the direction perpendicular to the vibration direction. Preferably, the conductor patterns are rectangular patterns having a longitudinal direction and a lateral direction, and the longitudinal direction is at 45° to the vibration direction or to the direction perpendicular to it. Preferably, the projecting electrodes are Au bumps, and conductor patterns are copper leads.
The substrate is characterized by the fact that in the substrate used when the projecting electrodes formed on the main surface of a semiconductor chip undergo ultrasonic flip-chip joining, the conductor patterns corresponding to the projecting electrodes are formed on the substrate; and the conductor patterns are oriented in a direction oblique to the ultrasonic vibration direction that are applied to the semiconductor chip. Preferably, the angle of orientation of the conductor patterns is 45°. Preferably, all the conductor patterns with which the projecting electrodes are to be joined have the same orientation angle. In addition, a first set of the conductor patterns can have an orientation angle of 45° to the vibration direction, and a second set of the conductor patterns can have an orientation angle of 45° to the direction perpendicular to the vibration direction.
In the
According to an embodiment of the present invention, conductor patterns are oriented obliquely to the ultrasonic vibration direction; therefore variability of the ultrasonic energy transmission efficiency is reduced. Contrarily, conventional conductor patterns are oriented parallel in part and perpendicular in part to the vibration direction, so the variability of the junctions between the projecting electrodes and the conductor patterns of the semiconductor chip exists.
Next, this embodiment will be explained in detail referring to the figures. Here, the shape and the scale described in the figures may be exaggerated in order to make understanding of the present invention more easily, and it should be noted that they are not necessarily matched with actual products.
Next an underfill of resin is supplied between the substrate and the semiconductor chip (step S102). The underfill is supplied in a liquefied state along the outer periphery of the semiconductor chip, for instance. The underfill moves into deep parts of the semiconductor chip by means of the capillary phenomenon, for example, and is cured to reinforce the joints between the semiconductor chip and the substrate.
Next, external terminals such as bumps are connected to the back surface of the substrate, that is, the surface opposite to the surface onto which the semiconductor chip is joined (step S103). And finally the substrate is cut so that it corresponds to each semiconductor chip. Each semiconductor device is obtained in this way (step S104).
Next, the details of ultrasonic flip-chip joining process will be explained.
In an embodiment, a semiconductor chip on which bump electrodes have been formed is first prepared (step S201). As shown in
Next, one surface of the semiconductor chip is sucked against a suction surface of a joining tool 110 of an ultrasonic horn, and the semiconductor chip 100 is positioned on a substrate 130 on a stage (step S202). Electrode patterns 132 of metal such as Cu are formed on the upper surface of the substrate 130, and the electrode patterns 132 are formed at positions corresponding to the electrode pads 104 and bump electrodes 106 of the semiconductor chip 100. The electrode patterns 132 are connected to external electrodes 138 that are formed on the back surface of the substrate via internal wiring 136. External terminals such as solder balls for BGA or CSP can be connected to the external electrodes 138. In addition, bumps 134 of such materials as Au can also be formed on the electrode patterns 132.
The vibration direction V of an ultrasonic vibrator is in the X direction or Y direction, and the electrode patterns 132 on the substrate, as shown in
When the positioning of the semiconductor chip 100 and the substrate 130 is completed, the joining tool 110 is lowered so that the semiconductor chip 100 approaches the substrate 130 (step S203), and the bump electrodes 106 are pressed against the corresponding electrode patterns 132A and 132B and a load sensor is monitors the loading (step S204). When the bump electrodes 106 are pressed against the electrode patterns 132A and 132B, an electrical signal is sent to the ultrasonic vibrator, and ultrasonic vibration is applied to the semiconductor chip 100 for a fixed time (step S205).
When the application of ultrasonic vibration to the semiconductor chip is finished, the joining tool 110 is raised (step S206) and a similar ultrasonic flip-chip joining process is applied to the next semiconductor chip (step S207).
Next, another example of ultrasonic flip-chip joining will be explained. In the above-mentioned example, the semiconductor chip 100 has been subjected to the ultrasonic flip-chip joining to the substrate 130 as a bare chip, but a semiconductor package can also be joined with a similar method.
The semiconductor package 200 is equipped with several external terminals 204 arranged on a back surface 202 of the package. The external terminals 204, for example, are solder balls. Several conductive land patterns 212 corresponding to the external terminals 204 are formed on the upper surface of the substrate 210, and the conductive land patterns 212 are connected via internal wiring 214 to external electrodes 216 of the back surface of the substrate. Preferably, all the conductive land patterns 212 are oriented at an orientation angle θ of 45° to the ultrasonic vibration direction V when the external terminals 204 are subjected to ultrasonic flip-chip joining with these conductive land patterns 212.
In addition, ultrasonic flip-chip joining can also be applied to the connection between semiconductor packages. In other words, the ultrasonic flip-chip function can be applied to a package-on-package (POP) in which a semiconductor package is mounted on a semiconductor package.
As depicted in
An upper semiconductor package 400 is mounted on the lower semiconductor package 300. In the upper semiconductor package 400, for example, semiconductor chips 404 and 406 are layered on the upper surface of a substrate 402, and these semiconductor chips 404 and 406 are sealed with the potting resin 408. Two rows of solder balls 410 are formed on the back surface of the substrate 402 in its four directions. These solder balls 410 undergo ultrasonic junction to the copper patterns 314 formed on the upper surface of the substrate 302 and the copper patterns 314 are oriented at an orientation angle θ of 45° to the ultrasonic vibration direction V.
In the above, preferred embodiments of the present invention have been described in detail, but the present invention is not limited to those specific embodiments but can be variously modified and changed within the scope of the gist of the present invention as described in the claims.
In the above-mentioned embodiments, an example has been shown in which all the electrode patterns 132A and 132B on the substrate have an orientation angle θ of 45° to the vibration direction V, as illustrated in
Moreover, it is desirable for all the electrode patterns to be joined on the substrate to have the same angle of orientation, but if the width W of the electrode patterns is sufficiently wide, part of these electrode patterns can also be oriented in the X or Y direction.
Furthermore, the shape of the electrode patterns is not necessarily limited to the rectangular shape as long as the shape is a pattern having a longitudinal direction and a lateral direction. For example, the shape can be elliptical or polygonal. In addition, all the electrode patterns that are formed on the substrate need not have the same pattern shape. Here, the above-mentioned conductive land patterns 212 and copper leads 314 are included in the electrode patterns.
Moreover, in the above-mentioned embodiment examples, Au bumps have been shown as the bump electrodes, but bump electrodes formed of other conductive materials usable in ultrasonic joining can also be used. Furthermore, the method for forming the bump electrodes is not particularly limited, and various methods can be employed such as those using bonding tools and plating. In addition, the shape of the bump electrodes can be appropriately selected as necessary.
The ultrasonic method for mounting a flip chip of the present invention can be utilized for surface mounting of small-scale, high-density, and narrow-pitch semiconductor chips and other semiconductor devices.
Number | Date | Country | Kind |
---|---|---|---|
2009-108287 | Apr 2009 | JP | national |