Claims
- 1. A method of forming a microelectronic element, comprising:
a) providing a dielectric layer with a top side, a bottom side, a top metal layer on the top side, and a bottom metal layer on the bottom side; b) forming first apertures in the top metal layer and forming vias in the dielectric layer aligned with the first apertures; c) applying a first resist to the top metal layer, applying a second resist to the bottom metal layer and patterning the first resist and second resist in the same step to form first openings in the first resist and second openings in the second resist, d) the first openings leaving uncovered portions of the top metal layer surrounding the vias, and the second openings being aligned with the first openings; e) forming top conductive features from portions of the top metal layer aligned with said first openings and bottom conductive features on portions of the bottom metal layer aligned with said second openings; and f) electrically interconnecting the top conductive features and the bottom conductive features through the vias by depositing electrically conductive material in the vias without seeding the vias.
- 2. A method as claimed in claim 1, wherein the step of forming first apertures is performed before applying a first resist and applying a second resist.
- 3. A method as claimed in claim 1, wherein the step of patterning the first resist and second resist comprises photolithographically patterning the first resist and second resist.
- 4. A method as claimed in claim 3, wherein the step of patterning comprises exposing the first resist and second resist in the same step and then developing the first resist and the second resist in the same step.
- 5. A method as claimed in claim 1, wherein the top conductive features are formed as annular features surrounding the vias.
- 6. A method as claimed in claim 1, wherein the step of forming the bottom conductive features includes depositing a first metal in the second openings of the second resist.
- 7. A method as claimed in claim 6, further comprising adding a second metal on the first metal.
- 8. A method as claimed in claim 7, further comprising adding the second metal on the top metal layer on the portions of the top metal layer left uncovered by the first openings.
- 9. A method as claimed in claim 8, wherein the step of forming top conductive features and bottom conductive features comprises removing metal from portions of the top metal layer and the bottom metal layer that are left uncovered by the second metal.
- 10. A method as claimed in claim 9, wherein the second metal has different etching characteristics than the etching characteristics of the top metal layer and the bottom metal layer and metal is removed from the top metal layer and the bottom metal layer by etching.
- 11. A method as claimed in claim 10, wherein the first metal comprises copper and the second metal comprises gold.
- 12. A method as claimed in claim 11, wherein the top metal layer and the bottom metal layer comprise layers of copper.
- 13. A method as claimed in claim 7, further comprising:
a) applying a third resist covering the second metal and the bottom metal layer; b) patterning the third resist to form third openings in the third resist that uncover a portion of the second metal deposited on the first metal; and c) depositing second metal in the third openings to form pads.
- 14. A method as claimed in claim 1, wherein the step of forming first apertures in the top metal layer comprises applying a third resist on the top metal layer, patterning the third resist to form third openings, and removing metal from portions of the top metal layer left uncovered in the third openings.
- 15. A method as claimed in claim 14, wherein the step of forming vias comprises cutting through the dielectric layer at the first apertures.
- 16. A method of making a microelectronic package, comprising:
providing a dielectric layer having a top side and a bottom side; forming a top conductive feature on the top side of the dielectric layer and forming a bottom conductive feature on the bottom side of the dielectric layer; juxtaposing the dielectric layer with at least one microelectronic element having contacts and bonding the contacts of the microelectronic element with the bottom conductive features; forming a via through the dielectric layer either before or after said bonding step, the via being aligned with the top conductive feature and the bottom conductive feature; and electrically interconnecting the top conductive feature and the bottom conductive feature.
- 17. A method as claimed in claim 16, wherein the step of electrically interconnecting comprises depositing electrically conductive material in the vias without seeding the vias.
- 18. A method of making a microelectronic component, comprising:
a) providing a dielectric layer with a top side, a bottom side, a top metal layer on the top side, and a bottom metal layer on the bottom side; b) forming first apertures in the top metal layer and top conductive features surrounding the first apertures, the top conductive features being formed from portions of the top metal layer; c) forming bottom conductive features at portions of the bottom metal layer, d) the bottom conductive features being aligned with the first apertures; e) forming vias in the dielectric layer aligned with the first apertures; and f) electrically interconnecting the top conductive features and the bottom conductive features through the vias by depositing electrically conductive material in the vias without seeding the vias.
- 19. The method of claim 18, wherein the first apertures and top conductive features are formed by applying a first resist to the top metal layer, and patterning the first resist to form first openings.
- 20. The method of claim 19, wherein the first apertures and top conductive features are formed by removing metal from portions of the top metal layer uncovered in the first openings.
- 21. The method of claim 20, wherein the bottom conductive features are formed by applying a second resist to the bottom metal layer and patterning the second resist to form second openings.
- 22. The method of claim 21, wherein the bottom conductive features are formed by adding a first metal to the portions of the bottom metal layer that are uncovered in the second openings.
- 23. The method of claim 22, further comprising adding a second metal on the first metal added in the second openings.
- 24. A method as claimed in claim 23, further comprising:
a) applying a third resist covering the second metal and the bottom metal layer; b) patterning the third resist to form third openings in the third resist that uncover a portion of the second metal deposited on the first metal; and c) depositing second metal in the third openings to form pads.
- 25. A method of forming a microelectronic package, comprising:
a) providing a dielectric layer with a top side, a bottom side, a top metal layer on the top side, and a bottom metal layer on the bottom side; b) forming first apertures in the top metal layer and forming vias in the dielectric layer aligned with the first apertures; c) applying a first resist to the top metal layer, applying a second resist to the bottom metal layer and patterning the first resist and second resist in the same step to form first openings in the first resist and second openings in the second resist, d) the first openings leaving uncovered portions of the top metal layer surrounding the vias, and the second openings being aligned with the first openings; e) forming top conductive features from portions of the top metal layer aligned with said first openings and bottom conductive features on portions of the bottom metal layer aligned with said second openings; f) juxtaposing the dielectric layer with a microelectronic element so that the bottom conductive features are aligned with contacts of the microelectronic element; and g) electrically interconnecting the top conductive features and the bottom conductive features through the vias by depositing electrically conductive material in the vias without seeding the vias.
- 26. The method of claim 25, further comprising bonding the bottom conductive features to the contacts of the microelectronic element.
- 27. The method of claim 25, wherein the bottom conductive features include pads at an end of the bottom conductive features and the method includes bonding the pads to the contacts of the microelectronic element.
- 28. The method of claim 26, further comprising moving the microelectronic element and the dielectric layer with respect to one another after the step of bonding so that the bottom conductive features are deformed into a vertically extensive shape.
- 29. The method of claim 28, wherein the step of electrically interconnecting is performed after the step of moving.
- 30. A method of making a microelectronic package, comprising:
a) providing a dielectric layer with a top side, a bottom side, a top metal layer on the top side, and a bottom metal layer on the bottom side; b) forming first apertures in the top metal layer and top conductive features surrounding the first apertures, the top conductive features being formed from portions of the top metal layer; c) forming bottom conductive features at portions of the bottom metal layer, d) the bottom conductive features being aligned with the first apertures; e) juxtaposing a microelectronic element with the dielectric layer so that the bottom conductive features are aligned with contacts of the microelectronic element; e) forming vias in the dielectric layer, either before or after the step of juxtaposing, the vias being aligned with the first apertures; and f) electrically interconnecting the top conductive features and the bottom conductive features through the vias by depositing electrically conductive material in the vias without seeding the vias, the electrically interconnecting being performed either before or after the step of juxtaposing.
- 31. The method of claim 30, further comprising bonding the bottom conductive features to the contact of the microelectronic element.
- 32. The method of claim 31, wherein the bottom conductive features include pads at an end of the bottom conductive features and the method includes bonding the pads to the contacts of the microelectronic element.
- 33. The method of claim 31, further comprising moving the microelectronic element and the dielectric layer with respect to one another after the step of bonding so that the bottom conductive features are deformed into a vertically extensive shape.
- 34. The method of claim 33, wherein the step of electrically interconnecting is performed after the step of moving.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims benefit of Provisional Application No. 60/222,868, filed Aug. 3, 2000, the disclosure of which is hereby incorporated by reference herein.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60222868 |
Aug 2000 |
US |