This application is a Continuation of application Ser. No. 09/196,199, filed on Nov. 20, 1998 (still pending), which is a continuation of application Ser. No. 08/798,520, filed on Feb. 10, 1997 (now U.S. Pat. No. 5,841,580); which is a division of application Ser. No. 08/448,657, filed May 24, 1995 (now U.S. Pat. No. 5,638,334); which is a division of application Ser. No. 08/222,646, filed on Mar. 31, 1994 (now U.S. Pat. No. 5,513,327); which is a continuation of application Ser. No. 07/954,945, filed on Sep. 30, 1992 (now U.S. Pat. No. 5,319,755); which is a continuation of application Ser. No. 07/510,898, filed on Apr. 18, 1990 (now abandoned).
Number | Name | Date | Kind |
---|---|---|---|
4099231 | Kotok et al. | Jul 1978 | |
4183095 | Ward | Jan 1980 | |
4222112 | Clemons et al. | Sep 1980 | |
4445204 | Nishiguchi | Apr 1984 | |
4570220 | Tetrick et al. | Feb 1986 | |
4734880 | Collins | Mar 1988 | |
4821226 | Christopher et al. | Apr 1989 | |
4845664 | Aichelmann, Jr. et al. | Jul 1989 | |
4882712 | Ohno et al. | Nov 1989 | |
4916670 | Suzuki et al. | Apr 1990 | |
4928265 | Higuchi | May 1990 | |
4951251 | Yamaguchi et al. | Aug 1990 | |
4953128 | Kawai et al. | Aug 1990 | |
4953130 | Houston | Aug 1990 | |
4970418 | Masterson | Nov 1990 | |
4975872 | Zaiki | Dec 1990 | |
5016226 | Hiwada et al. | May 1991 | |
5018111 | Madland | May 1991 | |
5107465 | Fung et al. | Apr 1992 | |
5140688 | White et al. | Aug 1992 | |
5206833 | Lee | Apr 1993 | |
5210715 | Houston | May 1993 | |
5251309 | Kinoshita et al. | Oct 1993 | |
5291453 | Aota et al. | Mar 1994 | |
5301278 | Bowater et al. | Apr 1994 | |
5485426 | Lee et al. | Jan 1996 | |
5636173 | Schaefer | Jun 1997 | |
5881016 | Kenkare et al. | Mar 1999 | |
5892713 | Jyouno et al. | Apr 1999 | |
5936903 | Jeng et al. | Aug 1999 |
Entry |
---|
T.L. Jeremiah et al., "SYNCHRONOUS LSSD PACKET SWITCHING MEMORY AND I/O CHANNEL," IBM Tech. Disc. Bul,. vol. 24, No. 10, pp. 4986-4987 (Mar. 1982). |
L. R. Metzeger, "A 16K CMOS PROM with Polysilicon Fusible Links", IEEE Journal of Solid State Circuits, vol. 18 No. 5, pp. 562-567 (Oct. 1983). |
A. Yuen et al., "A 32K ASIC Synchronous RAM Using a Two-Transistor Basic Cell", IEEE Journal of Solid State Circuits, vol. 24 No. 1, pp. 57-61 (Feb. 1989). |
D.T. Wong et al., "An 11-ns 8Kx18 CMOS Static RAM with 0.5-.mu.m Devices", IEEE Journal of Solid State Circuits, vol. 23 No. 5, pp. 1095-1103 (Oct. 1988). |
T. Williams et al., "An Experimental 1-Mbit CMOS SRAM with Configurable Organization and Operation", IEEE Journal of Solid State Circuits, vol. 23 No. 5, pp. 1085-1094 (Oct. 1988). |
D. Jones, "Synchronous static ram", Electronics and Wireless World, vol. 93, No. 1622, pp. 1243-1244 (Dec. 1987). |
F. Miller et al., "High Frequency System Operation Using Synchronous SRAMS", Midcon/87 Conference Record, pp. 430-432 Chicago, IL, USA; 15-17 Sep. 1987. |
K. Ohta, "A 1-Mbit DRAM with 33-MHz Ser. I/O Ports", IEEE Journal of Solid State Circuits, vol. 21 No. 5, pp. 649-654 (Oct. 1986). |
K. Nogami et al., "A 9-ns HIT-Delay 32-kbyte Cache Macro for High-Speed RISC", IEEE Journal of Solid State Circuits, vol. 25 No. 1, pp. 100-108 (Feb. 1990). |
F. Towler et al., "A 128k 6.5ns Access/ 5ns Cycle CMOS ECL Static RAM", 1989 IEEE international Solid State Circuits Conference, (Feb. 1989). |
M. Kimoto, "A 1.4ns/64kb RAM with 85ps/3680 Logic Gate Array", 1989 IEEE Custom Integrated Circuits Conference. |
D. Wendell et al., "A 3.5ns, 2K.times.9 Self Timed SRAM", 1990 IEEE Symposium on VLSI Circuits (Feb. 1990). |
Number | Date | Country | |
---|---|---|---|
Parent | 448657 | May 1995 | |
Parent | 222646 | Mar 1994 |
Number | Date | Country | |
---|---|---|---|
Parent | 196199 | Nov 1998 | |
Parent | 798520 | Feb 1997 | |
Parent | 954945 | Sep 1992 | |
Parent | 510898 | Apr 1990 |