1. Field of the Invention
The present invention relates to ball grid array packages that can be stacked to form highly dense components and the method for stacking ball grid arrays. The ball grid array packages may be stacked on flexible or rigid substrates.
2. State of the Art
Chip-on-board technology generally consists of three types of techniques for attaching a semiconductor device to a printed circuit board, such as flip-chip attachment, wire bonding, and tape automated bonding techniques.
Flip-chip attachment consists of attaching a semiconductor device, generally having a ball grid array (BGA), a slightly larger than integrated circuit carrier (SLICC), or a pin grid array (PGA) to a printed circuit board. With the BGA or SLICC, the solder ball arrangement on the semiconductor device must be a mirror-image of the connecting bond pads on the printed circuit board such that precise connections are made. The semiconductor device is bonded to the printed circuit board by refluxing the solder balls. With the PGA, the pin arrangement of the semiconductor device must be a mirror-image of the pin recesses on the printed circuit board. After insertion, the semiconductor device is generally bonded by soldering the pins into place. An underfill encapsulant is generally disposed between the semiconductor device and the printed circuit board to prevent contamination. A variation of the pin-in-recess PGA is a J-lead PGA, wherein the loops of the J-leads are soldered to pads on the surface of the circuit board. However, the lead and pad locations must coincide, as with the other types of flip-chip techniques.
Wire bonding and tape automated bonding (TAB) attachment generally begin with attaching a semiconductor device to the surface of a printed circuit board with an appropriate adhesive. In wire bonding, a plurality of bond wires is attached, one at a time, from each bond pad of the semiconductor device to a corresponding lead on the printed circuit board. The bond wires are generally attached through one of three industry-standard wire bonding techniques, such as ultrasonic bonding—using a combination of pressure and ultrasonic vibration bursts to form a metallurgical cold weld, thermocompression bonding—using a combination of pressure and elevated temperature to form a weld, and thermosonic bonding—using a combination of pressure, elevated temperature, and ultrasonic vibration bursts. The semiconductor device may be oriented having either the active surface up or the active surface down (with the bond pads thereon either up or down with respect to the printed circuit board) for wire bonding, although active surface up is the most common. With TAB, metal tape leads are attached between the bond pads on the semiconductor device and the leads on the printed circuit board. An encapsulant is generally used to cover the bond wires and metal tape leads to prevent contamination.
Although such methods are effective for bonding semiconductor devices to printed circuit boards, the terminal arrangements of the devices and the connection arrangements of the boards must be designed to accommodate one another. Thus, it may be impossible to electrically connect a particular semiconductor device to a printed circuit board for which the semiconductor device terminal arrangements were not designed to match the board's connection arrangement. With either wire bond or TAB attachment, the semiconductor device bond pad arrangement may not correspond to the lead ends on the circuit board, making attachment difficult due to the need for overlong wires and the potential for inter-wire contact and shorting. With flip-chip attachment, if the printed circuit board connection arrangement is not a mirror-image of the solder ball or pin arrangement of the semiconductor device, electrically connecting the flip-chip to the printed circuit board is impossible.
Ball grid array (BGA) semiconductor device packages are well known in the art. A BGA package typically comprises a substrate, such as a printed circuit board, with a semiconductor device, such as a dynamic random access memory device, mounted on the top side of the substrate. The semiconductor device has a plurality of bond pads on the active surface thereof electrically connected to a series of metal traces on the top surface or top side of the printed circuit board. The connection between the bond pads and the metal traces is provided by wire bonds electrically and mechanically connecting the semiconductor device and the printed circuit board. The series of metal traces on the printed circuit board is connected, in turn, to a second series of metal traces on the bottom surface or bottom side of the printed circuit board using a series of vias extending therethrough. The second series of metal traces each terminate with a connection contact pad where a conductive element is attached. The conductive elements can be solder balls or conductive filled epoxy. The conductive elements are arranged in an array pattern and the semiconductor device and wire bonds are encapsulated with a molding compound.
As semiconductor device and grid array densities increase, the desire in packaging semiconductor devices has been to reduce the overall height or profile of the semiconductor package. The use of BGAs has allowed for this reduction of profile, as well as increased package density. Density has been increased by using lead frames, such as lead-over-chip type lead frames, in an effort to increase the semiconductor device density, as well as allow stacking of the semiconductor devices one on top another.
One example of a lead chip design in a BGA package is shown in U.S. Pat. No. 5,668,405. A semiconductor device is disclosed having a lead frame attached to the semiconductor device. Through holes are provided that allow for solder bumps to connect via the lead frame to the semiconductor device. Such a mounting arrangement requires several steps for attaching the semiconductor device to the lead frame, then providing sealing resin, and subsequently adding a base film and forming through holes in the base film. A cover resin is added before solder bumps are added in the through holes to connect to the lead frame. This particular structure lacks the ability to stack semiconductor devices one on top another.
U.S. Pat. No. 5,677,566, commonly assigned to the assignee of the present invention, illustrates a semiconductor device package that includes discrete conductive leads with electrical contact bond pads on a semiconductor device. The lead assembly is encapsulated with a typical encapsulating material and electrode bumps are formed through the encapsulating material to contact the conductive leads. The electrode bumps protrude from the encapsulating material for connection to an external circuit. The semiconductor device has the bond pads located in the center of the active surface of the device, thus allowing the conductive leads to be more readily protected once encapsulated in the encapsulating material. However, the assembly illustrated in the '566 patent lacks the ability to stack one semiconductor device on top another.
U.S. Pat. No. 5,625,221 illustrates a semiconductor device package assembly that has recessed edge portions that extend along at least one edge portion of the assembly in an attempt to form a stacked package of semiconductor devices. An upper surface lead is exposed therefrom and a top recess portion is disposed on a top surface of the assembly. A bottom recess portion is disposed on the bottom surface of the assembly such that when the assembly is used in fabricating a three-dimensional integrated circuit module, the recess edge portion accommodates leads belonging to an upper semiconductor assembly to provide electrical interconnection therebetween. However, the assembly requires long lead wires from the semiconductor chip to the outer edges. These lead wires add harmful inductance and unnecessary signal delay and can form a weak link in the electrical interconnection between the semiconductor device and the outer edges. Further, the assembly profile is a sum of the height of the semiconductor devices, the printed circuit boards to which they are bonded, the conductive elements, such as the solder balls, and the encapsulant that must cover the semiconductor devices and any wire bonds used to connect the devices to the printed circuit boards. Reducing such a package profile is difficult because of the geometries required in having the bond pads on the semiconductor device along the outer periphery with extended lead wires reaching from the semiconductor device to the outer edges.
U.S. Pat. Nos. 5,266,912 and 5,400,003 illustrate another stacked arrangement of semiconductor devices on a substrate interconnected by pins. However, the height of the stacked package is limited by the length of the pin connections between the individual multi-chip modules or printed circuit boards.
Another problem which arises in stacking semiconductor devices mounted on printed circuit boards is that it is difficult to provide a flat, smooth surface on which to mount the printed circuit board. Accordingly, flexible boards have been developed to allow both lighter-weight structures and greater adaptability at conforming to nonuniform surfaces. However, the use of such flexible circuit boards has resulted in other problems, such as the problem in joining several flexible boards while maintaining the proper interconnection between the respective boards. Further, in some applications, such as protecting semiconductor devices mounted on a bottom surface of a flexible substrate from touching the top of another flexible circuit board, the use of a rigid member or assembly is required to support the stacked flexible circuit boards. This sacrifices the flexibility that is present in the flexible circuit boards that allows their compliance with a non-planar surface.
U.S. Pat. No. 5,440,171 illustrates semiconductor devices mounted on flexible, stackable circuit boards to form semiconductor modules. A basic structure unit is illustrated comprising a flexible circuit board made from a polyamide film with circuit lines formed on both sides, typically using copper foil. A supporting frame is provided and bonded to the flexible circuit board with a heat-resistant resin, such as a polyamide resin. Electrical connections are possible between the flexible circuit board and the support frame. Conductive through holes are provided so that electrical continuity exists between a semiconductor device mounted upon the flexible circuit board and either at least one other semiconductor device mounted on another flexible circuit board stacked within the module assembly or an outside source upon which the entire basic structure unit is mounted. The semiconductor devices are electrically connected to electrodes on the support frame. Although the semiconductor device is mounted on a flexible circuit board that is stackable in an arrangement, the support frame attaching the stackable circuit boards one to another is made from a rigid material that does not allow for any bending. One type of frame material is ceramic, such as silicon nitride. Silicon nitride is used for its high thermal conductivity for heat radiation or dissipation when the semiconductor device has a high power consumption. Since the support frame is made from rigid and non-flexible material, the semiconductor device package assembly needs to be mounted on a substantially planar surface, thereby preventing the assembly from being molded on surfaces that are not uniformly planar or smooth.
Additionally, when stacking semiconductor devices using flexible or rigid substrates, as the operation speed of the semiconductor device increases it is desirable to match the impedance of the various circuits to which the semiconductor devices are connected, to try to keep the circuit response time the same for each circuit. Since in stacked arrangements the circuit length for each semiconductor device will vary, attention must be given to keeping the circuit impedance substantially the same.
Accordingly, what is needed is a ball grid array package that allows for the stacking of packages where printed circuit board substrates or flexible substrates may be used as desired and which allows for the matching of the impedance for the different circuits as required.
The present invention comprises ball grid array packages that can be stacked to form highly dense components and the method for stacking ball grid arrays. The ball grid array packages comprise flexible or rigid substrates. Additionally, the present invention comprises an arrangement for the substantial matching of impedance for the circuits connected to the semiconductor devices.
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Each assembly 200 may be fabricated individually or in strip form and subsequently singulated.
Referring to drawing
Having thus described the invention, it will be understood that changes, revisions, additions, and deletions may be made to the invention which will come within the scope of the invention. Such may be required by the design of the semiconductor device and its attachment to the substrates and/or to adjacent assemblies of semiconductor devices.
This application is a divisional of application Ser. No. 11/028,361, filed Jan. 3, 2005, now U.S. Pat. No. 7,279,797, issued Oct. 9, 2007, which is a continuation of application Ser. No. 10/435,335, filed May 8, 2003, now U.S. Pat. No. 6,838,768, issued Jan. 4, 2005, which is a continuation of application Ser. No. 10/137,755, filed May 2, 2002, now U.S. Pat. No. 6,563,217, issued May 13, 2003, which is a continuation of application Ser. No. 09/343,746, filed Jun. 30, 1999, now U.S. Pat. No. 6,414,391, issued Jul. 2, 2002, which claims the benefit of U.S. Provisional Application No. 60/091,285 filed Jun. 30, 1998.
Number | Name | Date | Kind |
---|---|---|---|
3460010 | Domenico et al. | Aug 1969 | A |
3538397 | Davis | Nov 1970 | A |
3769105 | Chen et al. | Oct 1973 | A |
3772097 | Davis | Nov 1973 | A |
4164751 | Tasch, Jr. | Aug 1979 | A |
4266282 | Henle et al. | May 1981 | A |
4317686 | Anand et al. | Mar 1982 | A |
4349862 | Bajorek et al. | Sep 1982 | A |
4423431 | Sasaki | Dec 1983 | A |
4427989 | Anantha et al. | Jan 1984 | A |
4477736 | Onishi | Oct 1984 | A |
4493056 | Mao | Jan 1985 | A |
4567542 | Shimada et al. | Jan 1986 | A |
4577214 | Schaper | Mar 1986 | A |
4604639 | Kinoshita | Aug 1986 | A |
4605980 | Hartranft et al. | Aug 1986 | A |
4641425 | Dubuisson et al. | Feb 1987 | A |
4649418 | Uden | Mar 1987 | A |
4654690 | Okada et al. | Mar 1987 | A |
4656605 | Clayton | Apr 1987 | A |
4691304 | Hori et al. | Sep 1987 | A |
4720737 | Shirato | Jan 1988 | A |
4725924 | Juan | Feb 1988 | A |
4731645 | Parmentier et al. | Mar 1988 | A |
4737830 | Patel et al. | Apr 1988 | A |
4748495 | Kucharek | May 1988 | A |
4777518 | Mihara et al. | Oct 1988 | A |
4780846 | Tanabe et al. | Oct 1988 | A |
4835416 | Miller | May 1989 | A |
4931853 | Ohuchi et al. | Jun 1990 | A |
4937649 | Shiba et al. | Jun 1990 | A |
4991000 | Bone et al. | Feb 1991 | A |
4992849 | Corbett et al. | Feb 1991 | A |
4992850 | Corbett et al. | Feb 1991 | A |
4996587 | Hinrichsmeyer et al. | Feb 1991 | A |
5012323 | Farnworth | Apr 1991 | A |
5016138 | Woodman | May 1991 | A |
5032892 | Chern et al. | Jul 1991 | A |
5045921 | Lin et al. | Sep 1991 | A |
5107328 | Kinsman | Apr 1992 | A |
5128831 | Fox, III et al. | Jul 1992 | A |
5137836 | Lam | Aug 1992 | A |
5182632 | Bechtel et al. | Jan 1993 | A |
5239198 | Lin et al. | Aug 1993 | A |
5255156 | Chang | Oct 1993 | A |
5266821 | Chern et al. | Nov 1993 | A |
5266912 | Kledzik | Nov 1993 | A |
5280192 | Kryzaniwsky | Jan 1994 | A |
5280193 | Lin et al. | Jan 1994 | A |
5307309 | Protigal et al. | Apr 1994 | A |
5322207 | Fogal et al. | Jun 1994 | A |
5323060 | Fogal et al. | Jun 1994 | A |
5367435 | Androse et al. | Nov 1994 | A |
5399898 | Rostoker | Mar 1995 | A |
5400003 | Kledzik | Mar 1995 | A |
5422435 | Takiar et al. | Jun 1995 | A |
5434745 | Shokrgozar et al. | Jul 1995 | A |
5438216 | Juskey et al. | Aug 1995 | A |
5440171 | Miyano et al. | Aug 1995 | A |
5465470 | Vongfuangfoo et al. | Nov 1995 | A |
5477067 | Isomura et al. | Dec 1995 | A |
5477082 | Buckley, III et al. | Dec 1995 | A |
5480840 | Barnes et al. | Jan 1996 | A |
5483024 | Russell et al. | Jan 1996 | A |
5495398 | Takiar et al. | Feb 1996 | A |
5502289 | Takiar et al. | Mar 1996 | A |
5535101 | Miles et al. | Jul 1996 | A |
5625221 | Kim et al. | Apr 1997 | A |
5655290 | Moresco et al. | Aug 1997 | A |
5668405 | Yamashita | Sep 1997 | A |
5677566 | King et al. | Oct 1997 | A |
5739585 | Akram et al. | Apr 1998 | A |
5920118 | Kong | Jul 1999 | A |
6013948 | Akram et al. | Jan 2000 | A |
6020629 | Farnworth et al. | Feb 2000 | A |
6025648 | Takahashi et al. | Feb 2000 | A |
6054753 | Inaba | Apr 2000 | A |
6057601 | Lau et al. | May 2000 | A |
6075284 | Choi et al. | Jun 2000 | A |
6097098 | Ball | Aug 2000 | A |
6265766 | Moden | Jul 2001 | B1 |
6381141 | Corisis et al. | Apr 2002 | B2 |
6414391 | Corisis et al. | Jul 2002 | B1 |
6451624 | Farnworth et al. | Sep 2002 | B1 |
6563217 | Corisis et al. | May 2003 | B2 |
6674175 | Tay et al. | Jan 2004 | B2 |
6774475 | Blackshear et al. | Aug 2004 | B2 |
6787393 | Jin et al. | Sep 2004 | B2 |
6838768 | Corisis et al. | Jan 2005 | B2 |
6924550 | Corisis et al. | Aug 2005 | B2 |
6969914 | Fuller et al. | Nov 2005 | B2 |
7008824 | Akram | Mar 2006 | B2 |
7115990 | Kinsman | Oct 2006 | B2 |
7180165 | Ellisberry et al. | Feb 2007 | B2 |
20030030143 | Wennemuth et al. | Feb 2003 | A1 |
20040150107 | Cha et al. | Aug 2004 | A1 |
Number | Date | Country |
---|---|---|
56-15065 | Feb 1981 | JP |
58-64048 | Apr 1983 | JP |
58-77251 | May 1983 | JP |
61-73367 | Apr 1986 | JP |
Number | Date | Country | |
---|---|---|---|
20060051953 A1 | Mar 2006 | US |
Number | Date | Country | |
---|---|---|---|
60091285 | Jun 1998 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11028361 | Jan 2005 | US |
Child | 11263398 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10435335 | May 2003 | US |
Child | 11028361 | US | |
Parent | 10137755 | May 2002 | US |
Child | 10435335 | US | |
Parent | 09343746 | Jun 1999 | US |
Child | 10137755 | US |