Claims
- 1. An overmolded pad array chip carrier package, comprising:
- a semiconductor die;
- a printed circuit board substrate for receiving said semiconductor die, said printed circuit board substrate having first and second opposed major surfaces and said substrate having at least one hole below said die;
- an adhesive applied to said printed circuit board substrate for mounting said semiconductor die to said printed circuit board substrate, at least a portion of said adhesive filling at least a portion of said hole;
- at least one wirebond from said printed circuit board substrate to said semiconductor die;
- an overmolded epoxy cover encapsulating said semiconductor die, said at least one wirebond, and portions of said printed circuit board substrate first surface so as to expose said portion of said adhesive to an environment.
- 2. The chip carrier package of claim 1, wherein said at least one hole is less than 30 mils in diameter.
- 3. An integrated circuit package, comprising:
- a semiconductor die having a top surface and a bottom surface;
- a printed circuit substrate for receiving said semiconductor die, said printed circuit substrate having a die mounting area with a hole extending through the printed circuit substrate;
- an adhesive applied to the printed circuit substrate for mounting said semiconductor die to said printed circuit substrate, a portion of said adhesive at least partially filling said hole;
- at least one wirebond from said printed circuit substrate to said semiconductor die,
- a glob top encapsulant for sealing the top surface of said semiconductor die, said wirebonds and only an upper surface of said printed circuit substrate.
- 4. The integrated circuit package of claim 3, wherein said integrated circuit package comprises a glob top pad array carrier.
- 5. The integrated circuit package of claim 3, wherein said integrated circuit package comprises a glob top pin grid array.
- 6. The integrated circuit package of claim 3, wherein said integrated circuit package comprises a glob top peripheral chip carrier.
- 7. The integrated circuit package of claim 3, wherein said adhesive comprises a bisphenol-epichlorhydrin based epoxy.
- 8. The integrated circuit package of claim 3, wherein said hole(s) is less than 30 mils in diameter.
- 9. A chip carrier package, comprising:
- a semiconductor die having a perimeter;
- a printed circuit board for receiving said semiconductor die, said printed circuit board having first and second opposed major surfaces and having at least one hole within an area bounded by said semiconductor die perimeter;
- an adhesive applied to said first major surface for mounting said semiconductor die to said printed circuit board, said adhesive filling at least a portion of said hole;
- at least one wirebond from said printed circuit board to said semiconductor die;
- an over molded cover encapsulating said semiconductor die, said at least one wirebond, portions of said printed circuit board first surface, and arranged so as to leave a portion of said hole in said second major surface exposed.
- 10. The chip carrier package of claim 1, wherein said chip carrier package comprises an over molded pad array carrier.
- 11. The chip carrier package of claim 1, wherein said chip carrier package comprises an over molded pin grid array.
- 12. The chip carrier package of claim 1, wherein said chip carrier package comprises an over molded peripheral chip carrier.
Parent Case Info
This is a continuation of application Ser. No. 07/726,660, filed Jul. 8, 1991, and now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0178153 |
Aug 1991 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
726660 |
Jul 1991 |
|