The present invention relates generally to a multi-layer pillar and method of fabricating the same and, more particularly, to a multi-layer pillar interconnect and method of fabricating the same.
Traditionally, high temperature C4 (Controlled Collapse Chip Connection) bumps have been used to bond a chip to a substrate. Conventionally, the C4 bumps are made from leaded solder, as it has superior properties. For example, the lead is known to mitigate thermal coefficient (TCE) mismatch between the package and the substrate. Accordingly, stresses imposed during the cooling cycle are mitigated by the C4 bumps, thus preventing delaminations or other damage from occurring to the chip or the substrate.
However, lead-free requirements imposed by the European Union onto electronic components are forcing manufacturers to implement new ways to produce chip-to-substrate-joints. For example, manufactures have used solder interconnects consisting of copper as a replacement for leaded solder interconnents. More specifically, another type of lead free chip-to-substrate-connection is copper pillar technology. In such joints, a solder C4 bump is replaced with a copper pillar or copper pillars plated onto a chip's Under Bump Metallization (UBM). Such connection allows plating of long (80-100 um), small diameter (30-60 um) copper pillars. Also, such chip to package connections are favorable since they offer higher connection density, superior electrical conductivity and allows more uniform current distribution and heat dissipating performance, and hence potentially increased reliability.
However, copper has a high Young's modulus and a high thermal expansion. This being the case, copper is not an ideal candidate for mitigating thermal coefficient (TCE) mismatch between the chip and the substrate. Accordingly, stresses imposed during the cooling cycle cannot be effectively mitigated by the copper pillars, thus resulting in fractures or delaminations or other damage to the package.
Accordingly, there exists a need in the art to overcome the deficiencies and limitations described hereinabove.
In a first aspect of the invention a structure comprises a modulated copper pillar having at least one low strength, high ductility deformation region configured to absorb force imposed during chip assembly and thermal excursions.
In another aspect of the invention, an interconnect pillar comprises an intermediate layer interposed between two copper layers. The intermediate layer has a lower modulus of elasticity than that of the two copper layers and thereby is configured to absorb stress imposed during a cooling cycle of an interconnect process which would otherwise be imparted onto a chip.
In another aspect of the invention, a method of forming a structure comprises forming a first copper layer; interrupting the forming of the first copper layer to form an intermediate layer; and forming a second copper layer on the intermediate layer. The intermediate layer has a modulus of elasticity lower than the first copper layer and the second copper layer.
The present invention is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present invention, in which:
The present invention relates generally to a multi-layer pillar interconnect and method of fabricating the multi-layer pillar interconnect and, more particularly, to a multi-layer pillar configured and structured to reduce stress at the joint between the pillar and a chip. In embodiments, copper pillar technology is improved by the addition of one or more layers of high ductility and low strength metal as intermediate layers. The metals, in embodiments, have a higher ductility and lower Young's modulus than copper. The addition of one or more layers of metal creates low strength, high ductility “deformation” or stress relieving regions which absorb tensile stresses generated during chip assembly (reflow) processes, e.g., during the cooling cycle of the chip-substrate joining process.
In one mechanism, the intermediate metal layers allow the pillar to tilt and/or slide to compensate for Thermal Coefficient of Expansion (TCE) mismatch between the chip and the substrate (e.g., organic laminate). This may be due to the melting of the material during the heating processes (e.g., peak temperature being about 240° C. to 270° C.). In another mechanism, the intermediate metal layers, being more ductile than copper, can absorb stresses created during the cooling cycle (which would otherwise be imparted onto the chip or copper metallurgy, itself). Thus, by implementing the structures of the invention, stresses normally transmitted to the chip will be absorbed by the intermediate metal layers in the structures of the invention, preventing chip damage and increasing module yield.
In the embodiment of
The multi-layer pillar 10 includes a barrier and adhesion layer 12. In one embodiment, the barrier and adhesion layer 12 may be Titanium Tungsten (TiW); although, other barrier and adhesion materials are also contemplated by the invention. For example, as should be understood by those of skill in the art, the barrier and adhesion layer 12 can be any material which prevents diffusion of materials between a chip (shown in
Still referring to
A copper layer 16a is formed on the seed layer 14 to a certain height, depending on the particular application. In embodiments, the copper 16a is formed in a high-deposition-rate electroplating bath. At a predetermined time and/or height of the copper column the electroplating of copper is interrupted in order to form a low strength, high ductile layer 18a (e.g., solder-type disc layer) on the copper layer 16a. In embodiments, the formation of the copper column can be interrupted when the copper column is about 5 to 30 um. The low strength, high ductile layer 18a is an intermediate layer of about 5 to 20 microns and more preferably 5 to 10 microns, formed by a deposition process. The deposition process may be provided by an electrolytic bath, in embodiments.
In embodiments, the low strength, high ductile layer 18a is, for example, Tin (Sn), Bismuth (Bi) or Indium (In), depending on the particular application. The Young's modulus (modulus of elasticity) of Sn is 50, the Young's modulus of Bi is 32 and the Young's modulus of In is 11; whereas, the Young's modulus of Cu is 130. Moreover, the rigidity modulus (i.e., the change of shape produced by a tangential stress) of Sn is 18, the rigidity modulus of Bi 12 and the rigidity modulus of In is 12; whereas the rigidity modulus of Cu is 48.
According to the principles of the invention, as the materials of layer 18a are less rigid (of lower strength) than copper, once formed, the entire pillar is capable of sliding or tilting to compensate for Thermal Coefficient of Expansion (TCE) mismatch between the chip and the substrate (e.g., organic laminate) during heating processes. This may be due to the melting of the material during the chip-joining processes (e.g., peak temperature being about 240° C. to 270° C.). In another mechanism, as the materials used for the layer 18a are more ductile than copper, such materials can absorb stresses created during the cooling cycle. That is, the low strength, high ductile layer 18a forms a low strength, high ductile region which absorbs forces imposed during the chip assembly and thermal excursions of the interconnect process thereby absorbing stresses that would otherwise have been transmitted to the chip or copper metallurgy. Thus, by implementing the structures of the invention, stresses normally imposed on the chip or copper metallurgy will be absorbed by layer 18a in the structures of the invention, preventing chip damage, delamination of UBM structure and increasing module yield.
In embodiments, an optional nickel barrier layer 20 (at the interface between the low strength, high ductile layer 18a and the copper layer(s)) can be used to minimize the interaction between high ductile layer 18a and the copper layer(s). In the case that the layer 18a is Sn, the reaction product between copper and tin, a material of higher electrical resistivity, is relatively thicker. In the presence of the optional nickel layer, this reaction product, a material of higher electrical resistivity, between layer 18a and the nickel layer is relatively thinner. In embodiments, the optional nickel barrier layer 20 is approximately 1.0 to 2.0 um in thickness. In further embodiments, the optional nickel barrier layer 20 can be formed on both sides of the low strength, high ductile layer 18a to prevent a reaction between the layer 18a (e.g., solder-type disc layer) and the copper.
A copper layer 16b is formed on the low strength, high ductile layer 18a (or nickel layer 20) to form the remaining portions of the multi-layer pillar 10. Much like the copper layer 16a, a high-rate electroplating bath forms the copper layer 16b. In further embodiments, the tip of the multi-layer pillar 10 can be plated with an optional solder disc 22 to provide a connection to a substrate (
In the embodiment of
The multi-layer pillar 10 includes a barrier and adhesion layer 12. In one embodiment, the barrier and adhesion layer 12 may be Titanium Tungsten (TiW); although, other barrier and adhesion materials are also contemplated by the invention. Again, the barrier and adhesion layer 12 can be any material which prevents diffusion of materials between a chip (shown in
Still referring to
As discussed above, prior to the formation of the entire pillar 10, the electroplating of copper is interrupted in order to form a low strength, high ductile layer 18a (e.g., solder-type disc layer) on the copper layer 16a. In embodiments, the high ductile metal 18a is an intermediate layer of about 5 to 20 microns and more preferably 5 to 10 microns, formed by a deposition process. The deposition process may be provided by an electrolytic bath, in embodiments. In embodiments, the high ductile metal layer 18a is, for example, Tin (Sn), Bismuth (Bi) or Indium (In), depending on the particular application.
In embodiments, an optional nickel barrier layer 20 (represented as the interface between the low strength, high ductile layer 18a and the copper layer(s)) can be used to prevent the interaction between high ductile layer 18a and the copper layer(s). In the case that layer 18a is Sn, the reaction product between copper and tin, a material of higher electrical resistivity, is relatively thicker. In presence of the optional nickel layer, this reaction product, a material of higher electrical resistivity, between layer 18a and the nickel layer is relatively thinner minimize the interaction between high ductile layer 18a and the copper layer(s). In embodiments, the optional nickel barrier layer is approximately 1.0 to 2.0 um in thickness. In further embodiments, the optional nickel barrier layer 20 can be formed on both sides of the intermediate layer or layers to prevent a reaction between the intermediate layers (e.g., solder-type disc layer) and the copper.
A second copper layer 16b is formed on the low strength, high ductile layer 18a (or nickel layer) to form an additional portion of the multi-layer pillar 10. As with the copper layer 16a, the copper layer 16b can be formed in a high-rate electroplating bath. The electroplating of copper is interrupted again to form a second low strength, high ductile layer 18b (e.g., solder-type disc layer) on the copper layer 16b. In embodiments, the formation of the copper layer 16b can be interrupted when the copper column is about 10 to 30 um.
In embodiments, the low strength, high ductile layer 18b is an intermediate layer of about 5 to 20 microns and more preferably 5 to 10 microns, formed by a deposition process. The deposition process may be provided by an electrolytic bath, in embodiments. In embodiments, the low strength, high ductile layer 18b is, for example, Tin (Sn), Bismuth (Bi) or Indium (In), depending on the particular application.
Again, according to the principles of the invention, as the materials of layers 18a, 18b are less rigid (of lower strength) than copper, once formed, the entire pillar is capable of sliding or tilting to compensate for Thermal Coefficient of Expansion (during heating processes) mismatch between the chip and the substrate (e.g., organic laminate). In another mechanism, as the materials used for the layers 18a, 18b are more ductile than copper, such materials can absorb stresses created during the cooling cycle. That is, the layers 18a, 18b form a low strength, high ductile region which absorb forces imposed during the chip assembly and thermal excursions thereby absorbing stresses that would otherwise have been transmitted to the chip or copper metallurgy. Thus, by implementing the structures of the invention, stresses normally transmitted to the chip or copper metallurgy will be absorbed by the layers 18a, 18b in the structures of the invention, thereby preventing delamination of the UBM layers.
A copper layer 16c is formed on the low strength, high ductile layer 18b (or nickel layer) to form the remaining portion of the multi-layer pillar 10. As with the copper layers 16a and 16b, the copper layer 16c can be formed in a high-rate electroplating bath. In embodiments, the formation of the copper layer 16c can be interrupted when the copper column is about 20 to 30 um. Additionally, an optional nickel layer 20 may be formed at the interfaces between the low strength, high ductile layer 18b and the copper layers 16b, 16c to prevent a reaction between the intermediate layer 18b (e.g., solder-type disc layer) and the copper layers 16b, 16c. In an optional embodiment, the tip of the multi-layer pillar 10 can be plated with an optional solder disc 22 to provide a connection to a substrate (
In the embodiments of
The multi-layer pillar 10 includes a barrier and adhesion layer 12. In one embodiment, the barrier and adhesion layer 12 may be Titanium Tungsten (TiW); although, other barrier and adhesion materials are contemplated by the invention. A seed layer 14 is formed on the barrier and adhesion layer 12. In embodiments, the seed layer 14 is Chromium Copper (Cr/Cu) or Copper (Cu). The seed layer 14 may be formed by any conventional chemical deposition or physical deposition (CVD or PVD) method.
A copper layer 16a is formed on the seed layer 14 to a certain height, depending on the particular application. In embodiments, the formation of the copper layer 16a can be interrupted when the copper column is about 5 to 30 um. In embodiments, the copper layer 16a is formed in a high-rate electroplating bath. The electroplating of copper is interrupted to form a low strength, high ductile layer 18a on the copper layer 16a. In embodiments, the low strength, high ductile layer 18a is an intermediate layer of about 0.2 to 2.0 micron, formed by a deposition process. The deposition process may be provided by an electrolytic bath, in embodiments.
In embodiments, the low strength, high ductile layer 18a is, for example, Gold (Au), Silver (Ag) or Aluminum (Al), depending on the particular application. The Young's modulus (modulus of elasticity) of Au is 78, the Young's modulus of Ag is 83 and the Young's modulus of Al is 76; whereas, the Young's modulus of Cu is 130. Moreover, the rigidity modulus (i.e., the change of shape produced by a tangential stress) of Au is 27, the rigidity modulus of Ag 30 and the rigidity modulus of Al is 26; whereas the rigidity modulus of Cu is 48.
In the embodiment of
In embodiments, an optional nickel barrier layer 20 can be formed on both sides of the low strength, high ductile layer 18a to have a reduced reaction product between layer 18a and prevent a reaction between the layer 18a and the copper. A copper layer 16b is formed on the low strength, high ductile layer 18a (or nickel layer 20) to form the remaining portion of the multi-layer pillar 10. Much like the copper layer 16a, a high-rate electroplating process forms the copper layer 16b. In further embodiments, the tip of the multi-layer pillar 10 can be plated with an optional solder disc 22 to provide a connection to a substrate (
In the embodiment of
The multi-layer pillar 10 includes a barrier and adhesion layer 12. In one embodiment, the barrier and adhesion layer 12 may be Titanium Tungsten (TiW); although, other barrier and adhesion materials are also contemplated by the invention. Again, the barrier and adhesion layer 12 can be any material which prevents diffusion of materials between a chip (shown in
Still referring to
Again, prior to the formation of the entire multi-layer pillar 10, the electroplating of copper is interrupted in order to form a low strength, high ductile layer 18a on the copper layer 16a. In embodiments, the formation of the copper layer 16a can be interrupted when the copper column is about 5 to 30 um. In embodiments, the low strength, high ductile layer 18a is, for example, Gold (Au), Silver (Ag) or aluminum (Al), depending on the particular application. In embodiments, the low strength, high ductile layer 18a is an intermediate layer of about 0.2 to 2.0 micron, formed by a deposition process. The deposition process may be provided in an electrolytic bath, in embodiments.
In embodiments, an optional nickel barrier layer 20 (at the interface between the intermediate layer 18a and the copper layer(s)) can be formed on both sides of the intermediate layer or layers to prevent a reaction between the intermediate layers and the copper. A second copper layer 16b is formed on the low strength, high ductile layer 18a (or nickel layer) to form an additional portion of the multi-layer pillar 10. As with the layer 16a, the copper layer 16b can be formed in a high-rate electroplating bath. In embodiments, the formation of the copper layer 16b can be interrupted when the copper column is about 10 to 30 um.
In embodiments, the electroplating of copper is interrupted to form a second low strength, high ductile layer 18b on the copper layer 16b. In embodiments, the second high ductile metal layer 18b is, for example, Gold (Au), Silver (Ag) or aluminum (Al), depending on the particular application. In embodiments, the second high ductile metal layer 18b is an intermediate layer of about 0.2 to 2.0 micron, formed by a deposition process. The deposition process may be provided in an electrolytic bath, in embodiments.
A copper layer 16c is formed on the second high ductile metal layer 18b (or nickel layer) to form the remaining portion of the multi-layer pillar 10. As with the layers 16a and 16b, the copper layer 16c can be formed in a high-rate-electroplating bath. Additionally, an optional nickel layer may be formed at the interfaces between the intermediate layer 18b and the copper layers 16b, 16c to prevent a reaction between the intermediate layer 18b and the copper layers 16b, 16c. In an optional embodiment, the tip of the multi-layer pillar 10 can be plated with an optional solder disc to provide a connection to a substrate (
In the embodiment of
In the embodiments of
In the structure of
As should be understood by those of skill in the art, the chip 60 has a lower CTE than that of the organic substrate 50. Thus, during the cooling cycle, the substrate 50 will shrink faster than the chip 50. Compared to a conventional structure, as the multi-layer pillar 10 of the invention includes a deformation zone, the stresses created by the substrate 50 (shrinking faster than chip 60) will be absorbed by the multi-layer pillar 10. This will protect the chip from fracture of layers under the UBM during the connection process and thermal excursions thus increasing overall module yield and reliability.
The methods and structures as described above are used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with the structures of the invention) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
While the invention has been described in terms of embodiments, those skilled in the art will recognize that the invention can be practiced with modifications and in the spirit and scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
1652740 | Shields | Dec 1927 | A |
2426467 | Nelson | Aug 1947 | A |
4015948 | Tsuda | Apr 1977 | A |
4283118 | Inoue | Aug 1981 | A |
4514751 | Bhattacharya | Apr 1985 | A |
5130779 | Agarwala et al. | Jul 1992 | A |
5197654 | Katz et al. | Mar 1993 | A |
5234149 | Katz et al. | Aug 1993 | A |
5234153 | Bacon et al. | Aug 1993 | A |
5457345 | Cook et al. | Oct 1995 | A |
5461261 | Nishiguchi | Oct 1995 | A |
5471092 | Chan | Nov 1995 | A |
5571593 | Arldt et al. | Nov 1996 | A |
5816478 | Kaskoun et al. | Oct 1998 | A |
5912505 | Itoh et al. | Jun 1999 | A |
6424036 | Okada | Jul 2002 | B1 |
6489229 | Sheridan et al. | Dec 2002 | B1 |
6713849 | Hasebe et al. | Mar 2004 | B2 |
6724087 | Buynoski et al. | Apr 2004 | B1 |
6881609 | Salmon | Apr 2005 | B2 |
6902098 | Dautartas | Jun 2005 | B2 |
6927471 | Salmon | Aug 2005 | B2 |
7122458 | Cheng et al. | Oct 2006 | B2 |
7273803 | Cheng et al. | Sep 2007 | B2 |
7276801 | Dubin et al. | Oct 2007 | B2 |
7400042 | Eriksen et al. | Jul 2008 | B2 |
8293587 | Jadhav | Oct 2012 | B2 |
8421227 | Lin et al. | Apr 2013 | B2 |
9084378 | Arvin et al. | Jul 2015 | B2 |
9472520 | Jadhav | Oct 2016 | B2 |
10396051 | Jadhav | Aug 2019 | B2 |
10403590 | Jadhav | Sep 2019 | B2 |
20010000416 | Uzoh | Apr 2001 | A1 |
20020041013 | Wakamiya et al. | Apr 2002 | A1 |
20020056901 | Ono et al. | May 2002 | A1 |
20020058151 | Uchikoba et al. | May 2002 | A1 |
20020090756 | Tago et al. | Jul 2002 | A1 |
20020121709 | Matsuki et al. | Sep 2002 | A1 |
20030051912 | Dautartas | Mar 2003 | A1 |
20030094700 | Aiba et al. | May 2003 | A1 |
20030132766 | Seshan et al. | Jul 2003 | A1 |
20030136814 | Furman et al. | Jul 2003 | A1 |
20030193094 | Takahashi et al. | Oct 2003 | A1 |
20030203661 | Ono et al. | Oct 2003 | A1 |
20040092141 | Salmon | May 2004 | A1 |
20040100164 | Murata et al. | May 2004 | A1 |
20040209406 | Jan et al. | Oct 2004 | A1 |
20050001329 | Matsuki et al. | Jan 2005 | A1 |
20050062169 | Dubin et al. | Mar 2005 | A1 |
20050063161 | Yanase et al. | Mar 2005 | A1 |
20050064707 | Sinha | Mar 2005 | A1 |
20050140026 | Salmon | Jun 2005 | A1 |
20050151268 | Boyd et al. | Jul 2005 | A1 |
20050161829 | Zeng | Jul 2005 | A1 |
20050215045 | Rinne et al. | Sep 2005 | A1 |
20060035453 | Kim et al. | Feb 2006 | A1 |
20060043593 | Mori et al. | Mar 2006 | A1 |
20060131728 | Salmon | Jun 2006 | A1 |
20060202346 | Shih et al. | Sep 2006 | A1 |
20060207088 | Yamano | Sep 2006 | A1 |
20060210237 | Soeta | Sep 2006 | A1 |
20060234482 | Ploessl et al. | Oct 2006 | A1 |
20060249847 | Eriksen et al. | Nov 2006 | A1 |
20070001283 | Laska et al. | Jan 2007 | A1 |
20070048994 | Tuttle | Mar 2007 | A1 |
20070120216 | Brigante et al. | May 2007 | A1 |
20070267749 | Stecher et al. | Nov 2007 | A1 |
20080001288 | Sogawa et al. | Jan 2008 | A1 |
20080042280 | Lin et al. | Feb 2008 | A1 |
20080083986 | Curtis et al. | Apr 2008 | A1 |
20080135283 | Hibino et al. | Jun 2008 | A1 |
20080169539 | Fang et al. | Jul 2008 | A1 |
20080264681 | Iwai et al. | Oct 2008 | A1 |
20080272497 | Lake | Nov 2008 | A1 |
20080284014 | Lee et al. | Nov 2008 | A1 |
20080308297 | Jurenka et al. | Dec 2008 | A1 |
20090075469 | Furman et al. | Mar 2009 | A1 |
20090166888 | Pozder et al. | Jul 2009 | A1 |
20100243300 | Amin et al. | Sep 2010 | A1 |
Entry |
---|
Kim et al., “Fluxless Bonding of Silicon to Ag-Copper Using In—Ag with Two UBM Designs”, IEEE Transactions on Components and Packaging Technologies, vol. 31, No. 04, Dec. 2008; 6 pages. |
Gelatos et al., “Copper metallization for on-chip interconnects”, 346/SPIE vol. 2875; 12 pages. |
Uang et al., “The reliability performance of low cost bumping on aluminum and copper wafer”, http://ieeexplore.ieee.org/documenU906389/,Electronics Packaging Technology Conference 2000 (EPTC 2000) Proceedings of 3rd, IEEE, Dec. 7, 2010, 2 pages. |
Ling et al., “Direct bump-on-copper process for flip chip technologies”, http://ieeexplore.ieee.org/documenU1008175/, Electronic Components and Technology Conference 2002 Proceedings 52nd, IEEE, May 28-31, 2002, 3 pages. |
Office Action dated Aug. 21, 2020 in related U.S. Appl. No. 16/250,456, 11 pages. |
Office Action dated Aug. 21, 2020 in related U.S. Appl. No. 16/502,648, 11 pages. |
Office Action dated Feb. 8, 2021 in related U.S. Appl. No. 16/250,456, 10 pages. |
Office Action dated Mar. 2, 2021 in related U.S. Appl. No. 16/502,648, 11 pages. |
Number | Date | Country | |
---|---|---|---|
20190326242 A1 | Oct 2019 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13431609 | Mar 2012 | US |
Child | 14526665 | US | |
Parent | 11870583 | Oct 2007 | US |
Child | 13431609 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15445058 | Feb 2017 | US |
Child | 16502591 | US | |
Parent | 14526665 | Oct 2014 | US |
Child | 15445058 | US |