Claims
- 1. A reduced electrical noise packing structure for a semiconductor package comprising:
- a semiconductor package comprising a die pad having an upper surface and a bottom surface exposed from the package and having at least one semiconductor chip mounted on said upper surface of the die pad;
- a substrate; said package being mounted on said substrate; said substrate having an upper surface; a conductive pattern formed on an area of said upper surface of said substrate; and
- a nonconductive thin film in a space between said die pad and said conductive pattern, said film being contact with said bottom surface of said die pad and with said conductive pattern of the substrate, said space being arranged to experience a voltage difference, in respect to which said nonconductive thin film serves as a capacitor, upon application of different voltages to said die pad and said conductive pattern.
- 2. The packing structure of claim 1, wherein:
- said area corresponds in position, horizontally of said structure, to that of said die pad, but being spaced vertically of said structure so as to provide said space.
- 3. The packing structure as claimed in claim 1, wherein said nonconductive thin film is a dielectric thin film.
- 4. The packing structure as claimed in claim 3, wherein said dielectric thin film is made of a resin.
- 5. The packing structure as claimed in claim 4, wherein said dielectric thin film is made of polyimide or epoxy resin.
- 6. The packing structure as claimed in claim 3, wherein said dielectric thin film is made of a metal oxide.
- 7. The packing structure as claimed in claim 6, wherein said dielectric thin film is made of tantalium oxide, barium-titanium oxide, silicon oxide or silicon nitride.
- 8. The packing structure as claimed in claim 1, wherein said nonconductive thin film is provided as a plurality of nonconductive thin layer portions spaced horizontally from one another and arranged in more than two parallel rows each including a plurality of said portions.
- 9. The packing structure as claimed in claim 1, wherein said die pad is electrically integrated with an inner lead, for application of voltage to said die pad.
- 10. A reduced electrical noise packing structure for a semiconductor package comprising:
- a semiconductor package comprising a die pad having an upper surface and a bottom surface exposed from the package and having at least one semiconductor chip mounted on said upper surface of the die pad;
- a substrate; said package being mounted on said substrate; said substrate having an upper surface; a conductive pattern formed on an area of said upper surface of said substrate; and
- at least one conductive layer formed in a space between the die pad and the conductive pattern, whereby, in use there is no voltage difference between said die pad and said conductive pattern.
- 11. The packing structure of claim 10, wherein:
- said area corresponds in position, horizontally of said structure, to that of said die pad, but being spaced vertically of said structure so as to provide said space.
- 12. The packing structure as claimed in claim 10, wherein said at least one conductive layer includes a plurality of conductive layers electrically connected in parallel.
- 13. The packing structure as claimed in claim 10, wherein said conductive layers are metal bumps.
- 14. The packing structure as claimed in claim 10, wherein the die pad is electrically integrated with an inner lead for application of voltage to said die pad.
- 15. The packing structure as claimed in claim 10, wherein the conductive layer is made of hard lead, or gold, silver, copper, aluminum, or alloys thereof plated with hard lead.
Priority Claims (2)
Number |
Date |
Country |
Kind |
1994-12953 |
Jun 1994 |
KRX |
|
1994-13564 |
Jun 1994 |
KRX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/479,437, filed on Jun. 7, 1995, which was abandoned upon the filing hereof.
US Referenced Citations (6)
Foreign Referenced Citations (5)
Number |
Date |
Country |
57-49259 |
Mar 1982 |
JPX |
62-183155 |
Aug 1987 |
JPX |
2-82541 |
Mar 1990 |
JPX |
5-109974 |
Apr 1993 |
JPX |
6-132472 |
May 1994 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Lineback et al., "SMD Invasion of PC Boards Gains Headway", Electronics Week, pp. 17-18, Nov. 19, 1984. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
479437 |
Jun 1995 |
|