The present invention relates generally to semiconductor packaging. More specifically, the present invention relates to a method for fabricating a semiconductor chip grid array package and a semiconductor chip grid array package that can be fabricated using such a method.
One typical type of packaged semiconductors is Quad Flat Pack (QFP) packages, which are formed with a semiconductor die mounted to a lead-frame. The lead-frame is formed from a sheet of metal that comprises a die attach pad often called a flag and arms that attach the flag to a frame. Pads on leads of the lead-frame are wire bonded to electrodes of the die to provide a means of easily electrically connecting the die to circuit boards and the like. After the electrodes and pads are wire bonded the semiconductor die and pads are encapsulated in a compound (material) such as a plastic material leaving only sections of the leads exposed. These exposed leads are cut from the frame of the lead-frame (singulated) and bent for ease of connection to a circuit board. However, the inherent structure of QFP packages results in limiting the number of leads, and therefore the number of package external electrical connections, that can be used for a specific QFP package size.
Grid array packages have been developed as an alternative to QFP packages. Grid array packages increase the number of external electrical connections while maintaining or even decreasing the package size. Such grid array packages include Pin Grid Arrays, Ball Grid Array and Land Grid Arrays. Typically, most conventional grid array packages are substrate based and are relatively expensive. Accordingly, cheaper lead-frame based grid array packages have been developed. However, because of the high density of external electrical connections of such lead-frame based grid array packages, soldering shorts may occur between adjacent external electrical connections when they are soldered to a circuit board. Further, the external electrical connections of the lead-frame based grid array packages are typically fabricated from a thin single sheet of conductive material, such as copper or aluminum, and these connections may not be sufficiently held within the encapsulating compound (material) and may become lose.
The invention, together with objects and advantages thereof, may best be understood by reference to the following description of preferred embodiments together with the accompanying drawings in which:
The detailed description set forth below in connection with the appended drawings is intended as a description of presently preferred embodiments of the invention, and is not intended to represent the only forms in which the present invention may be practiced. It is to be understood that the same or equivalent functions may be accomplished by different embodiments that are intended to be encompassed within the spirit and scope of the invention. In the drawings, like numerals are used to indicate like elements throughout. Furthermore, terms “comprises,” “comprising,” or any other variation thereof, are intended to cover a non-exclusive inclusion, such that package, circuit, device components and method steps that comprises a list of elements or steps does not include only those elements but may include other elements or steps not expressly listed or inherent to such package, circuit, device components or steps. An element or step proceeded by “comprises . . . a” does not, without more constraints, preclude the existence of additional identical elements or steps that comprises the element or step.
In one embodiment, the present invention provides a method for fabricating a semiconductor chip grid array package. The method comprising includes providing an electrically conductive sheet having a chip facing surface on one side and an external facing surface on the other side. Next there is conducted a process of etching channels in the chip facing surface of the electrically conductive sheet to define grid array pads in the form of a die attach pad and a plurality of connector pads. The channels are etched to a depth of at least 60% of the thickness of the conductive sheet and then there is performed a process of mounting a semiconductor die onto the die attach pad. The method then performs electrically connecting the connector pads to respective external connection terminals on the die. Next, the method performs encapsulating the die, channels and connector pads in an encapsulating material. Finally, there is performed a process of etching the external facing surface of the electrically conductive sheet to electrically isolate the grid array pads from each other. The etching the external facing surface is characterized by removing areas of the electrically conductive sheet interposed between adjacent grid array pads, and wherein the etching the external facing surface provides a stud protruding from each of the connector pads.
In another embodiment, the present invention provides a semiconductor chip grid array package that includes a die attach pad and a plurality of connector pads. The semiconductor chip grid array package has a semiconductor die mounted onto the die attach pad, the semiconductor die having external connection terminals electrically connected respectively to the connector pads. There is an encapsulating material that encapsulates the die and connector pads. A stud protrudes from each of the connector pads for providing an external electrical contact for the semiconductor chip grid array package. Each of the connector pads and respective studs are formed from an electrically conductive sheet. The connector pads are of a thickness of at least 60% of the thickness of the conductive sheet and the respective studs are of a thickness of no more than 40% of the thickness of the conductive sheet.
Referring to
Referring to
Referring to
Referring to
In
Shown in
In
It will be apparent to a person skilled in the art that if the channels 310 are etched to a depth D of at least 60% of the thickness T of the conductive sheet 100, then each stud 810 will have a depth of no more than 40% of the thickness of the conductive sheet. Similarly, if the channels 310 are etched to a depth D of at least 70% of the thickness T of the conductive sheet 100, then each stud 810 will have a depth of no more than 30% of the thickness of the conductive sheet 100. Further, if the channels 310 are etched to a depth D of between 70% to 80% of the thickness T of the conductive sheet 100, then each stud 810 will a depth of between 20% to 30% of the thickness of the conductive sheet 100.
Referring to
Disposing an etchant resistive material 120 on the chip facing surface of the electrically conductive sheet is 100 is performed at a disposing step 1020 and an etching process 1030 defines the grid array pads GPs in the form of the die attach pad 320 and the connector pads 330.
A mounting or die bonding process 1040 then mounts the semiconductor die 410 onto the die attach pad 320 and a wire bonding process 1050 performs electrically connecting the connector pads 330 to the respective external connection terminals on the die semiconductor die 420. Next, the semiconductor die 410 is encapsulated by an encapsulating process 1060 and an etchant resistant material 710 is then disposed in an array on the external facing surface 210 at disposing step 1040. An etching process 1070 then performs etching the external facing surface 210 of the electrically conductive sheet 100 to electrically isolate the grid array pads GPs from each other. As mentioned above, typically the electrically conductive sheet 100 is of sufficient size to allow for the fabricating of numerous semiconductor chip grid array packages 800. Thus, a singulating process 1080, performed by sawing, may be required to singulate (separate) the semiconductor chip grid array package 800 from other semiconductor chip grid array packages fabricated on the electrically conductive sheet 100. The method 1000 then returns to providing step 1010 and is repeated on electrically conductive sheet 100.
Referring to
Advantageously, the present invention provides a chip grid array package that can facilitate an increased number of external electrical connections (studs 810) when compared with most similar sized conventional QFP packages. Also, the present invention reduces the possibility of soldering shorts between adjacent studs 810 when they are soldered to a circuit board due to the above-mentioned surface tension effect. Furthermore, since the channels 310 are etched to a depth D of at least 60% of the thickness T of the conductive sheet 100, a relative greater surface area of the connector pads 330 can bond to the encapsulating material 610. This relative greater surface area of the connector pads 330 therefore reduces the possibility of the connector pads 330 becoming loose in the encapsulating material 610.
The description of the preferred embodiments of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or to limit the invention to the forms disclosed. It will be appreciated by those skilled in the art that changes could be made to the embodiments described above without departing from the broad inventive concept thereof. It is understood, therefore, that this invention is not limited to the particular embodiment disclosed, but covers modifications within the spirit and scope of the present invention as defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
200910212100.X | Nov 2009 | CN | national |