Claims
- 1. A method of data transmission of a data processing apparatus which comprises a microprocessor having data width of m bits (wherein m is an integer), a plurality of memory chips connected to said microprocessor, each of said memory chips having data width of n bits (wherein n is an integer, and m is integer times n), and said plurality of memory chips is divided into two groups, and memory chips of each said groups are mounted on different substrate surfaces, said method comprising the steps of:
said microprocessor outputting an address signal to said plurality of memory chips; each of said memory chip outputting n bit data to said microprocessor simultaneously based on said address signal.
- 2. A method of data transmission of a data processing apparatus according to claim 1, wherein said memory chips include random access memory chips.
- 3. A method of data transmission of a data processing apparatus according to claim 1, wherein said memory chips of said one group are assigned to upper bits of said m bits, and said memory chips of said other group are assigned to lower bits of said m bits.
- 4. A method of data transmission of a data processing apparatus which comprises a microprocessor having data width of m bits (wherein m is an integer), a plurality of memory chips connected to said microprocessor, each of said memory chips having data width of n bits (wherein n is an integer, and m is an integer times n), and said plurality of memory chips is divided into two groups, and memory chips of each said group are mounted on different substrate surfaces, said method comprising the steps of:
said microprocessor outputting an address signal for demanding m bit data to each memory chip; each of said memory chip outputting n bit data to said microprocessor simultaneously based on said address signal.
- 5. A method of data transmission of a data processing apparatus according to claim 4, wherein said memory chips include random access memory chips.
- 6. A method of data transmission of a data processing apparatus according to claim 4, wherein said memory chips of said one group are assigned to upper bits of said m bits, and said memory chips of said other group are assigned to lower bits of said m bits.
- 7. A data processing apparatus, comprising:
a microprocessor for processing data and outputting m bits of data (wherein m is an integer) simultaneously; a semiconductor chip module including a substrate and a plurality of memory chips having data width of n bits data (wherein n is integer, and m is integer times of n) formed on each side of said substrate; data lines connected to said microprocessor and said plurality of memory chips for slicing m bit data into n bit data and providing said sliced n bit data to each memory chip.
- 8. A data processing apparatus according to claim 7, wherein said memory chips include random access memory chips.
- 9. A data processing apparatus according to claim 7, wherein said memory chips mounted on one side of said substrate are assigned to upper bits of said m bits, and said memory chips mounted on other surface of said substrate are assigned to lower bit of said m bits.
- 10. A data processing apparatus according to claim 7, wherein said m bit data is stored in said memory chips based on a same address signal.
- 11. A data processing apparatus according to claim 7, wherein said memory chips are output to said data lines based on a same address signal.
- 12. A method of data transmission of data processing apparatus which comprises a microprocessor for processing data, a semiconductor chip module including a substrate and a plurality of memory chips having data width of n bit data (wherein n is an integer, and m is an integer times n) formed on each side of said substrate, data lines connected to said microprocessor and said plurality of memory chips for slicing m bit data into n bit data and providing said sliced n bit data to each memory chip, said method comprising the steps of:
said microprocessor outputting an address signal and m bit data (wherein m is integer) simultaneously, each of memory chip stores n bit data based on said address signal.
- 13. A method of data transmission of a data processing apparatus according to claim 12, wherein said memory chips include random access memory chips.
- 14. A method of data transmission of data processing apparatus according to claim 12, wherein said memory chips mounted on one side of said substrate are assigned to upper bit of said m bits, and said memory chips mounted on other surface of said substrate are assigned to lower bits of said m bits.
Priority Claims (1)
Number |
Date |
Country |
Kind |
03-34038 |
Feb 1991 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of Ser. No. 09/095,049, filed Jun. 10, 1998, which is a continuation of Ser. No. 08/746,942, filed Nov. 18, 1996, which is a continuation of Ser. No. 08/523,346, filed Sep. 5, 1995, now U.S. Pat. No. 5,614,761, which is a continuation of Ser. No. 07/843,234, filed Feb. 28, 1992, now U.S. Pat. No. 5,468,992.
Continuations (5)
|
Number |
Date |
Country |
Parent |
09271448 |
Mar 1999 |
US |
Child |
09793968 |
Feb 2001 |
US |
Parent |
09095049 |
Jun 1998 |
US |
Child |
09271448 |
Mar 1999 |
US |
Parent |
08746942 |
Nov 1996 |
US |
Child |
09095049 |
Jun 1998 |
US |
Parent |
08523346 |
Sep 1995 |
US |
Child |
08746942 |
Nov 1996 |
US |
Parent |
07843234 |
Feb 1992 |
US |
Child |
08523346 |
Sep 1995 |
US |