Computers and other electronic products, e.g., televisions, digital cameras, and cellular phones, often use one or more devices to perform electrical functions. For example, a computer or a cellular phone may use a logic device, such as a processor to perform logic function, and a memory device to store information. The devices may communicate with each other in the form of electrical signals that are delivered among them. As the number of devices in some of these products grows, delivering signals among these devices may pose a challenge.
Apparatus 100 may include devices 110, 120, and 123 where one or more devices, e.g., devices 110 and 120, may be included within the same IC package, such as IC package 101. Each of devices, 110, 120, and 123 may include circuitry to perform one or more functions such as a storing function (e.g., function of a memory device) and logic function (e.g., function of a processor). IC package 101 may include both storing and logic functions and device 110 such that device 110 may include memory device and device 120 may include a logic device (e.g., a general-purpose processor, an application specific integrated circuit (ASIC), or a microcontroller).
Apparatus 100 also may include a power unit 114 to receive power (e.g., power signals Vcc and Vss) from a source such as a battery or an alternating current-direct current (AC-DC) power source. Power unit 114 may provide power to IC package 101 and device 123 through lines 115.
IC package 101 may exchange information with device 123 through lines 116. Thus, information transferred to and from IC package 101 may include power signals on lines 115 and other signals such as data, address, clock, and control on lines 116.
IC package 101 may include an IC package described below with reference to
The components of IC package 200, including base 290, devices 210 and 220, interposer 230, and structure portions 241 through 246, may be arranged in a stack in the z-dimension after they are attached to each other. Soldering or other attachment techniques may be used to attach the components of IC package 200 to each other.
Each of dice 211, 212, 213, and 214 of device 210 may include a semiconductor-based material (e.g., silicon) where electrical circuit components are located. Dice 211, 212, 213, and 214 may be formed from a silicon wafer. Device 220 may also include one or more dice where electrical circuit components of device 220 are located. The material of the die (or dice) of device may be similar to that of the dice of device 210.
Interposer 230 and structure portions 241 through 246 may include material identical to or different from the material of dice 211, 212, 213, and 214. Base 290 may include conductive elements (e.g., solder balls) 299 arranged in a grid pattern in the x-dimension and y-dimension, and conductive paths going through base 290 to transfer information to and from IC package 200. Base 290 may include an inorganic (e.g., ceramic) substrate or an organic substrate. An example of an organic substrate includes a multi-layer bismaleimide triazine (BT) substrate.
IC package 200 may communicate with other devices using signals transferred to and from conductive elements 299 of base 290. As shown in
IC package 200 may use interposer 230 and structure portions 241 through 246 to transfer at least one subset of the signals between base 290 and one or both of devices 210 and 220. A subset of the signals includes only one signal or a group of signals among the signals. At least a subset of the signals, as described in this specification, means only one, or some, or all of the signals. In
Base 390 may include functions and material similar to or identical to base 290 of
Device 310 may include functions and material similar to or identical to device 110 of
As shown in
Device 320 may include functions and material similar to or identical to device 120 of
Interposer 330 in
Interposer 330 has a length 339 measured between edges 356 and 357. Length 339 may be greater than a length 353 of die 311, greater than a length 354 of die 312, and greater than the sum of lengths 353 and 354. As shown in
In
Structure portions 741, 742, and 743 may include components such as conductive contacts 743 and 744, vias 745, conductive paths 746, and conductive material 747, which are similar to or identical to conductive contacts 743 and 744, vias 745, conductive paths 746, and conductive material 747. Structure portions 741 and 742 may transfer at least a portion of the signals from a base 790 to conductive contacts 743 of structure portion 740. Structure portion 740 may include a distribution network 747, which may include one or more layers of conductive lines coupled between conductive contacts 743 and 748 to allow transfer of signals from conductive contacts 743 to conductive contacts 748, and then from conductive contacts 748 to device 720.
Structure portion 740 has a length 749 and device 720 has a length 729. As shown in
In
Device 920 may include functions and material similar to or identical to device 120 of
Device 910 may include functions and material similar to or identical to device 110 of
Device 910 may include a conductive path 912 coupled to one of conductive paths 998 of base 990 to transfer signal, such as data signal. Conductive path 912 may include vias 913 and 914 and at least a portion of circuitry 961. As shown in
Device 910 may also include a conductive path 953 coupled to one of conductive paths 998 of base 990 to transfer signal, such as data signal. Conductive path 953 may include vias 954 and 955, a conductive segment 956, and at least a portion of circuitry 962. As shown in
Interposer 930 in
As shown in
In the apparatus described above with reference to
Activity 1010 of method 1000 may include receiving signals at a base of an IC package. The IC package may include a first device and a second device arranged in a stack with the first device and the base. The first device may include at least one conductive path through it. Activity 1020 may include transferring at least one subset of the signals from the base to the second device using conductive paths of a structure in the stack. At least a portion of the structure may be located outside the first device and the second device. At least a portion of the conductive paths of the structure go through vias of the structure. The subset of the signals may include power signals, data signals, address signals, clock signals, or control signals, or a combination of these signals. Alternatively, the subset of the signals may include only power signals, e.g., only Vcc and Vss signals. Method 1000 may include other activities similar to or identical to the activities of transferring signals described above with reference to
Activity 1110 of method 1100 may include arranging a first device in a stack with a second device. The first device may include at least one conductive path through the first device. Activity 1120 may include arranging a structure in the stack to transfer at least one subset of signals between a base and at least one of the first die and the second die. The structure may include conductive paths to transfer the signals and at least a portion of the conductive paths may go through vias of the structure. Method 1100 may arrange other components in ways similar to or identical to the arrangements of the components of apparatus 110 and IC packages 101, 200, 300, 400, 500, 600, 700, 800, and 900 described above with reference to
Image sensor device 1220 may include a complementary metal-oxide-semiconductor (CMOS) image sensor having a CMOS pixel array or charge-coupled device (CCD) image sensor having a CCD pixel array.
Display 1252 may include an analog display or a digital display. Display 1252 may receive information from other components. For example, display 1252 may receive information that is processed by one or more of IC package 1201, memory device 1224, image sensor device 1226, and graphics controller 1240 to display information such as text or images.
Processor 1220 may include a general-purpose processor or an ASIC. Processor 1220 may include a single core processor or a multi-core processor. Processor 1220 may execute one or more programming commands to process information. The information may include information provided by other components of system 1200, memory device 1210 or image sensor device 1226.
Processor 1220 may include an embodiment of one or more of the various devices described herein, such as device 120, 220, 320, 420, 520, 620, 720, 820, or 920 described above with reference to
Each of memory devices 1210 and 1224 may include a volatile memory device, a non-volatile memory device, or a combination of both. For example, each of memory devices 1220 and 1224 may include a dynamic random access memory (DRAM) device, a static random access memory (SRAM) device, a flash memory device, phase change memory device, or a combination of these memory devices.
Memory device 1210 may include an embodiment of one or more of the various devices described herein, such as device 110, 210, 310, 410, 510, 610, 710, 810, or 910 described above with reference to
The illustrations of apparatus (e.g., apparatus 100 and IC packages 101, 200, 300, 400, 500, 600, 700, 800, and 900) and systems (e.g., system 1200) are intended to provide a general understanding of the structure of various embodiments and are not intended to provide a complete description of all the components and features of apparatus and systems that might make use of the structures described herein.
Any of the components described above can be implemented in a number of ways, including simulation via software. Thus, apparatus (e.g., apparatus 100 and IC packages 101, 200, 300, 400, 500, 600, 700, 800, and 900) and systems (e.g., system 1200) described above may all be characterized as “modules” (or “module”) herein. Such modules may include hardware circuitry, single and/or multi-processor circuits, memory circuits, software program modules and objects and/or firmware, and combinations thereof, as desired by the architect of the apparatus (e.g., apparatus 100 and IC packages 101, 200, 300, 400, 500, 600, 700, 800, and 900) and systems (e.g., system 1200), and as appropriate for particular implementations of various embodiments. For example, such modules may be included in a system operation simulation package, such as a software electrical signal simulation package, a power usage and distribution simulation package, a capacitance-inductance simulation package, a power/heat dissipation simulation package, a signal transmission-reception simulation package, and/or a combination of software and hardware used to operate or simulate the operation of various potential embodiments.
The apparatus and systems of various embodiments may include or be included in electronic circuitry used in high-speed computers, communication and signal processing circuitry, single or multi-processor modules, single or multiple embedded processors, multi-core processors, data switches, and application-specific modules including multilayer, multi-chip modules. Such apparatus and systems may further be included as sub-components within a variety of electronic systems, such as televisions, cellular telephones, personal computers (e.g., laptop computers, desktop computers, handheld computers, tablet computers, etc.), workstations, radios, video players, audio players (e.g., MP3 (Motion Picture Experts Group, Audio Layer 3) players), vehicles, medical devices (e.g., heart monitor, blood pressure monitor, etc.), set top boxes, and others.
One or more embodiments described herein include apparatus, systems, and methods having a base, a first die, a second arranged in a stacked with the first die and the base, and a structure located in the stack and outside at least one of the first and second dice and configured to transfer signals between the base and at least one of the first and second dice. Other embodiments including additional apparatus and methods are described above with reference to
The above description and the drawings illustrate some embodiments of the invention to enable those skilled in the art to practice the embodiments of the invention. Other embodiments may incorporate structural, logical, electrical, process, and other changes. In the drawings, like features or like numerals describe substantially similar features throughout the several views. Examples merely typify possible variations. Portions and features of some embodiments may be included in, or substituted for, those of other embodiments. Many other embodiments will be apparent to those of skill in the art upon reading and understanding the above description.
The Abstract is provided to comply with 37 C.F.R. § 1.72(b) requiring an abstract that will allow the reader to quickly ascertain the nature and gist of the technical disclosure. The Abstract is submitted with the understanding that it will not be used to interpret or limit the claims.
This application is a divisional of U.S. application Ser. No. 13/361,183, filed Jan. 30, 2012, which is a divisional of U.S. application Ser. No. 12/209,052, filed Sep. 11, 2008, now issued as U.S. Pat. No. 8,106,520, all of of which are incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
5347428 | Carson et al. | Sep 1994 | A |
5432729 | Carson et al. | Jul 1995 | A |
5719438 | Beilstein, Jr. et al. | Feb 1998 | A |
5786628 | Beilstein, Jr. et al. | Jul 1998 | A |
5807791 | Bertin et al. | Sep 1998 | A |
5815427 | Cloud et al. | Sep 1998 | A |
5977640 | Bertin et al. | Nov 1999 | A |
5982027 | Corisis | Nov 1999 | A |
6081463 | Shaffer et al. | Jun 2000 | A |
6141744 | Wing | Oct 2000 | A |
6376909 | Forbes et al. | Apr 2002 | B1 |
6461895 | Liang et al. | Oct 2002 | B1 |
6600364 | Liang et al. | Jul 2003 | B1 |
6625037 | Nakatani et al. | Sep 2003 | B2 |
6856009 | Bolken et al. | Feb 2005 | B2 |
7030317 | Oman | Apr 2006 | B1 |
7102219 | Hanaoka et al. | Sep 2006 | B2 |
7145249 | Chao et al. | Nov 2006 | B2 |
7279795 | Periaman et al. | Oct 2007 | B2 |
7301748 | Anthony et al. | Nov 2007 | B2 |
7464225 | Tsern | Dec 2008 | B2 |
7531905 | Ishino | May 2009 | B2 |
7623365 | Jeddeloh | Nov 2009 | B2 |
7872936 | Blankenship | Jan 2011 | B2 |
8106520 | Keeth et al. | Jan 2012 | B2 |
8174859 | Jeddeloh | May 2012 | B2 |
8339827 | Jeddeloh | Dec 2012 | B2 |
8593849 | Jeddeloh | Nov 2013 | B2 |
9001548 | Jeddeloh | Apr 2015 | B2 |
9324690 | Keeth et al. | Apr 2016 | B2 |
20030020171 | Dutta et al. | Jan 2003 | A1 |
20030197281 | Farnworth et al. | Oct 2003 | A1 |
20040064599 | Jahnke et al. | Apr 2004 | A1 |
20050189639 | Hisashi et al. | Sep 2005 | A1 |
20060113653 | Xiaoqi et al. | Jun 2006 | A1 |
20060125069 | Gabara | Jun 2006 | A1 |
20060233012 | Sekiguchi et al. | Oct 2006 | A1 |
20070001281 | Ishino et al. | Jan 2007 | A1 |
20070004240 | Dibene et al. | Jan 2007 | A1 |
20070013080 | DiBene et al. | Jan 2007 | A1 |
20070014168 | Rajan | Jan 2007 | A1 |
20070048994 | Tuttle | Mar 2007 | A1 |
20070070669 | Tsern | Mar 2007 | A1 |
20070102733 | Zhou | May 2007 | A1 |
20070120569 | Sukegawa et al. | May 2007 | A1 |
20070181991 | Ishino et al. | Aug 2007 | A1 |
20080001271 | Marcinkiewicz | Jan 2008 | A1 |
20080303031 | Toh | Dec 2008 | A1 |
20090059641 | Jeddeloh | Mar 2009 | A1 |
20100059898 | Keeth et al. | Mar 2010 | A1 |
20100061134 | Jeddeloh | Mar 2010 | A1 |
20100091537 | Best et al. | Apr 2010 | A1 |
20120182776 | Best et al. | Jul 2012 | A1 |
20120218803 | Jeddeloh | Aug 2012 | A1 |
20130036606 | Keeth et al. | Feb 2013 | A1 |
20130083585 | Jeddeloh | Apr 2013 | A1 |
20140063942 | Jeddeloh | Mar 2014 | A1 |
Number | Date | Country |
---|---|---|
1509134 | Jun 2004 | CN |
1665027 | Sep 2005 | CN |
1976014 | Jun 2007 | CN |
101017812 | Aug 2007 | CN |
102150258 | Aug 2011 | CN |
101809738 | Jul 2012 | CN |
102150258 | Jul 2014 | CN |
02287847 | Nov 1990 | JP |
2287847 | Nov 1990 | JP |
06291250 | Oct 1994 | JP |
2002259322 | Sep 2002 | JP |
2004327474 | Nov 2004 | JP |
2005038454 | Feb 2005 | JP |
2005141829 | Jun 2005 | JP |
2005244143 | Sep 2005 | JP |
2006279016 | Oct 2006 | JP |
2006330974 | Dec 2006 | JP |
2007129412 | May 2007 | JP |
2007157226 | Jun 2007 | JP |
2007194444 | Aug 2007 | JP |
2008004853 | Jan 2008 | JP |
2003060153 | Feb 2013 | JP |
2007188916 | Jul 2013 | JP |
101382985 | Apr 2014 | KR |
WO-07029253 | Mar 2007 | WO |
WO-20080303031 | Dec 2008 | WO |
WO-09032153 | Mar 2009 | WO |
WO-2009032153 | Mar 2009 | WO |
WO-2010030804 | Mar 2010 | WO |
Entry |
---|
“China Patent Application No. 200880108725.5, Office Action dated Apr. 26, 2011”, 13 pgs. |
“China Patent Application No. 200880108725.5, Response filed Aug. 16, 2011 to Office Action dated Apr. 26, 2011”, 13 pgs. |
“Chinese Application Serial No. 200880108725.5, Office Action dated Sep. 6, 2011”, 7 pgs. |
“Chinese Application Serial No. 200880108725.5, Response filed Dec. 6, 2011 to Office Action dated Oct. 28, 2011”, 8 pgs. |
“Chinese Application Serial No. 200980135828.5, Office Action dated Jul. 17, 2013”, 13 pgs. |
“Chinese Application Serial No. 200980135828.5, Office Action dated Nov. 1, 2012”, 9 pgs. |
“Chinese Application Serial No. 200980135828.5, Response filed May 3, 2013 to Office Action dated Nov. 1, 2012”, 15 pgs. |
“Chinese Application Serial No. 200980135828.5, Response filed Nov. 28, 2013 to Office Action dated Jul. 17, 2013”, w/English Claims, 48 pgs. |
“European Application No. 09813621.1, Search Report dated Aug. 31, 2011”, 5 pages. |
“European Application Serial No. 09813621.1 Response filed Dec. 30, 2014 to Non-Final Office Action dated Jun. 26, 2014”, With the amended claims, 12 pgs. |
“European Application Serial No. 09813621.1, Examination Notification Art. 94(3) dated Jun. 26, 2014”, 5 pgs. |
“European Application Serial No. 09813621.1, Office Action dated Apr. 4, 2012”, 4 pgs. |
“European Application Serial No. 09813621.1, Office Action Response filed Mar. 1, 2012”, 12 pgs. |
“European Application Serial No. 09813621.1, Response filed Oct. 15, 2012 to Office Action dated Apr. 4, 2012”, 9 pgs. |
“International Application Serial No. PCT/US2008/010188, International Search Report dated May 26, 2009”, 9 pgs. |
“International Application Serial No. PCT/US2008/010188, Written Opinion dated May 26, 2009”, 10 pgs. |
“International Application Serial No. PCT/US2009/056544, International Preliminary Report on Patentability dated Mar. 24, 2011”, 6 pgs. |
“International Application Serial No. PCT/US2009/056544, Search Report dated Feb. 2, 2010”, 3 pgs. |
“International Application Serial No. PCT/US2009/056544, Written Opinion dated Feb. 2, 2010”, 4 pgs. |
“Japanese Application Serial No. 2011-526974, Office Action dated Sep. 9, 2014”, 4 pgs. |
“Japanese Application Serial No. 2011-526974, Office Action dated Oct. 29, 2013”, w/English Translation, 8 pgs. |
“Japanese Application Serial No. 2011-526974, Response filed Apr. 18, 2026 to Office Action dated Oct. 29, 2013”, w/English Claims, 30 pgs. |
“Korean Application Serial No. 10-2011-7007777, Amendment filed Sep. 11, 2014”, w/English claims, 29 pgs. |
“Singapore Patent Application No. 201001273-0, Letters Patent issued Apr. 29, 2011”, 3 pgs. |
“Terrazon 3D Stacked Microcontroller with DRAM—FASTACK 3D Super-8051 Micro-controller”, [Online]. Retrieved from the Internet: <URL: http://www.tezzaron.com/OtherICs/Super_8051.htm>, (Link sent Oct. 2, 2007), 2 pgs. |
“Terrazon 3D Stacked DRAM Bi-STAR Overview”, [Online]. Retrieved from the Internet: <URL: http://www.tezzaron.com/memory/Overview_3D_DRAM.htm, (Link sent Oct. 2, 2007), 1 pg. |
“Terrazon FaStack Memory—3 D Memory Devices”, [Online]. Retrieved from the Internet: <URL: http://www.tezzaron.com/memory/Overview_3D_DRAM.htm, (Link sent Oct. 2, 2007 Downloaded Oct. 27, 2007), 3 pgs. |
Black, Bryan, et al., “Die Stacking (3D) Microarchitecture”, 6 pages. |
Bogatin, Eric, “Origami-Style Structure Simplifies Packaging Efficiency”, Semiconductor International, (Feb. 1, 2003), 2 pgs. |
Gann, Keith D, “Neo-stacking technology”, Irvine Sensors Corporation News Release, (Mar. 2007), 4 pgs. |
Gurnett, K, et al., “A look at the future of stacked die integrated circuits”, Military and Aerospace Electronics, (Apr. 2003), 3 pgs. |
Prophet, Graham, “Multi-chip packaging: tall stacks, low profiles”, EDN Europe, (Dec. 5, 2005), 5 pgs. |
U.S. Appl. No. 11/847,113, filed Aug. 29, 2007, Memory Device Interface Methods, Apparatus, and Systems, U.S. Pat. No. 7,623,365. |
U.S. Appl. No. 12/619,438, filed Nov. 16, 2009, Memory Device Interface Methods, Apparatus, and Systems, U.S. Pat. No. 8,174,859. |
U.S. Appl. No. 13/464,565, filed May 4, 2012, Memory Device Interface Methods, Apparatus, and Systems, U.S. Pat. No. 8,339,827. |
U.S. Appl. No. 14/066,269, filed Oct. 29, 2013, Memory Device Interface Methods, Apparatus, and Systems, U.S. Pat. No. 9,001,548. |
U.S. Appl. No. 13/686,438, filed Nov. 27, 2012, Memory Device Interface Methods, Apparatus, and Systems, U.S. Pat. No. 8,593,849. |
U.S. Appl. No. 12/209,052, filed Sep. 11, 2008, Signal Delivery in Stacked Device, U.S. Pat. No. 8,106,520. |
U.S. Appl. No. 13/361,183, filed Jan. 30, 2012, Signal Delivery in Stacked Device, U.S. Pat. No. 9,324,690. |
U.S. Appl. No. 11/847,113 Notice of Allowance dated Mar. 9, 2009, 8 pgs. |
U.S. Appl. No. 11/847,113, Notice of Allowance dated Jul. 14, 2009, 8 pgs. |
U.S. Appl. No. 11/847,113, Supplemental Notice of Allowability dated Aug. 13, 2009, 2 Pgs. |
U.S. Appl. No. 11/847,113, Supplemental Notice of Allowability dated Sep. 2, 2009, 5 Pgs. |
U.S. Appl. No. 12/209,052 Restriction Requirement dated Oct. 15, 2010, 9 pgs. |
U.S. Appl. No. 12/209,052, Response filed Nov. 15, 2010 to Restriction Requirement dated Oct. 15, 2010, 10 pgs. |
U.S. Appl. No. 12/209,052, Non Final Office Action dated Feb. 4, 2011, 10 pgs. |
U.S. Appl. No. 12/209,052, Response filed May 4, 2011 to Non Final Office Action dated Feb. 4, 2011, 12 pgs. |
U.S. Appl. No. 12/209,052, Final Office Action dated Jul. 22, 2011, 9 pgs. |
U.S. Appl. No. 12/209,052 , Response filed Aug. 31, 2011 to Final Office Action dated Jul. 22, 2011, 10 pgs. |
U.S. Appl. No. 12/209,052, Notice of Allowance dated Sep. 21, 2011, 9 pgs. |
U.S. Appl. No. 12/619,438, Non Final Office Action dated May 13, 2011, 6 pgs. |
U.S. Appl. No. 12/619,438, Response filed Aug. 12, 2011 to Non Final Office Action dated May 13, 2011, 7 pgs. |
U.S. Appl. No. 12/619,438, Notice of Allowance dated Sep. 12, 2011, 7 pgs. |
U.S. Appl. No. 12/619,438, Notice of Allowance dated Jan. 5, 2012, 7 pgs. |
U.S. Appl. No. 13/361,183, Restriction Requirement dated Nov. 14, 2012, 6 pgs. |
U.S. Appl. No. 13/361,183, Response filed Dec. 14, 2012 to Restriction Requirement dated Nov. 14, 2012, 5 pgs. |
U.S. Appl. No. 13/361,183, Non Final Office Action dated Feb. 13, 2013, 6 pgs. |
U.S. Appl. No. 13/361,183, Response filed May 13, 2013 to Non Final Office Action dated Feb. 13, 2013, 7 pgs. |
U.S. Appl. No. 13/361,183, Final Office Action dated Aug. 15, 2013, 7 pgs. |
U.S. Appl. No. 13/361,183, Response filed Nov. 15, 2013 to Non Final Office Action dated Aug. 15, 2013, 10 pgs. |
U.S. Appl. No. 13/361,183, Advisory Action dated Nov. 25, 2013, 3 pgs. |
U.S. Appl. No. 13/361,183, Response filed Nov. 27, 2013 to Advisory Action dated Nov. 25, 2013, 9 pgs. |
U.S. Appl. No. 13/361,183, Advisory Action dated Dec. 9, 2013, 3 pgs. |
U.S. Appl. No. 13/361,183, Response filed Dec. 11, 2013 to Final Office Action dated Aug. 15, 2013 and Advisory Actions dated Nov. 25, 2013 and Dec. 9, 2013, 10 pgs. |
U.S. Appl. No. 13/361,183, Advisory Action dated Dec. 30, 2013, 4 pgs. |
U.S. Appl. No. 13/361,183, Response filed Jan. 15, 2014 to Final Office Action dated Aug. 15, 2013, 8 pgs. |
U.S. Appl. No. 13/361,183, Notice of Non-Compliant Amendment dated Mar. 23, 2014, 4 pgs. |
U.S. Appl. No. 13/361,183, Response filed Apr. 28, 2014 to Notice of Non-Compliant Amendment dated Apr. 28, 2014, 9 pgs. |
U.S. Appl. No. 13/361,183, Non Final Office Action dated Dec. 4, 2014, 6 pgs. |
U.S. Appl. No. 13/361,183, Response filed Feb. 26, 2015 to Non Final Office Action dated Dec. 4, 2014, 6 pgs. |
U.S. Appl. No. 13/361,183, Final Office Action dated Jun. 1, 2015, 10 pgs. |
U.S. Appl. No. 13/361,183, Response filed Nov. 2, 2015 to Final Office Action dated Jun. 1, 2015, 7 pgs. |
U.S. Appl. No. 13/361,183, Advisory Action dated Nov. 10, 2015, 2 pgs. |
U.S. Appl. No. 13/361,183 Response filed Nov. 25, 2015 to Final Office Action dated Jun. 1, 2015, 7 pgs. |
U.S. Appl. No. 13/361,183, Examiner Interview Summary dated Dec. 1, 2015, 4 pgs. |
U.S. Appl. No. 13/361,183, Notice of Allowance dated Dec. 9, 2015, 5 pgs. |
U.S. Appl. No. 13/361,183, PTO Response to Rule 312 Communication mailed Mar. 29, 2016, 2 pgs. |
U.S. Appl. No. 13/464,565, Notice of Allowance dated Aug. 20, 2012, 8 pgs. |
U.S. Appl. No. 13/686,438, Notice of Allowance dated May 29, 2013, 10 pgs. |
U.S. Appl. No. 13/686,438, Supplemental Notice of Allowability dated Oct. 29, 2013, 2 pgs. |
U.S. Appl. No. 14/066,269, Notice of Allowance dated Nov. 26, 2014, 10 pgs. |
“U.S. Appl. No. 11/847,113 Notice of Allowance dated Mar. 9, 2009”, NOAR, 8 pgs. |
“U.S. Appl. No. 13/361,183, PTO Response to Rule 312 Communication dated Mar. 29, 2016”, 2 pgs. |
“European Application Serial No. 08795662.9, Amendment filed May 21, 2010”, 9 pgs. |
“European Application Serial No. 08795662.9, Office Action dated Aug. 22, 2014”, 7 pgs. |
“European Application Serial No. 09813621.1, Communication Pursuant to Article 94(3) EPC dated Aug. 19, 2016”, 4 pgs. |
“European Application Serial No. 09813621.1, Response filed Feb. 28, 2017 to Communication Pursuant to Article 94(3) EPC dated Aug. 19, 2017”, 23 pgs. |
“International Application Serial No. PCT/US2008/010188, International Preliminary Report on Patentability dated Mar. 11, 2010”, 12 pgs. |
“International Application Serial No. PCT/US2008/010188, Invitation to Pay Additional Fees and Partial International Search Report dated Mar. 13, 2009”, 4 pgs. |
“Japanese Application Serial No. 2010-522950, Office Action dated Mar. 5, 2013”, w/English translation, 9 pgs. |
“Japanese Application Serial No. 2010-522950, Response filed May 30, 2013 to Office Action dated Mar. 5, 2013”, w/English claims, 10 pgs. |
“Japanese Application Serial No. 2010-522950, Voluntary Amendment filed Apr. 27, 2010”, 6 pgs. |
“Japanese Application Serial No. 2013-168771, Office Action dated Jun. 3, 2014”, w/English translation, 6 pgs. |
“Japanese Application Serial No. 2013-168771, Response filed Sep. 3, 2014 to Office Action dated Jun. 3, 2014”, W/ English Claims, 7 pgs. |
“Korean Applicaiton Serial No. 10-2011-7007777 Response filed Mar. 13, 2015 to Office Action dated Jan. 14, 2015”, With the English claims, 34 pgs. |
“Korean Application Serial No. 10-2010-7006657, Amendment filed Aug. 27, 2013”, w/English claims, 13 pgs. |
“Korean Application Serial No. 10-2010-7006657, Office Action dated Sep. 12, 2013”, w/English translation, 4 pgs. |
“Korean Application Serial No. 10-2010-7006657, Response filed Dec. 12, 2013 to Office Action dated Sep. 12, 2013”, w/English Claims, 11 pgs. |
“Korean Application Serial No. 10-2013-7033071, Office Action dated Feb. 28, 2014”, w/English Translation, 4 pgs. |
“Korean Application Serial No. 10-2013-7033071, Response filed Jun. 30, 2014 to Office Action dated Feb. 28, 2014”, w/English claims, 10 pgs. |
“Singaporean Application Serial No. 201001273-0, Voluntary Amendment filed Jan. 31, 2011”, English claims, 5 pgs. |
“Taiwan Application Serial No. 097132932, Final Decision of Rejection dated Dec. 18, 2012”, w/English claims, 13 pgs. |
“Taiwan Application Serial No. 097132932, Office Action dated May 30, 2012”, w/English translation, 14 pgs. |
“Taiwan Application Serial No. 097132932, Response filed Aug. 21, 2012 to Office Action dated May 30, 2012”, w/English claims, 8 pgs. |
“Taiwanese Application Serial No. 097132932, Re-Examination Brief filed Jun. 6, 2013”, w/English claims and specification, 24 pgs. |
“Taiwanese Application Serial No. 098130799 Response filed May 15, 2015 to Office Action dated Mar. 4, 2015”, With the English claims, 17 pgs. |
“Taiwanese Application Serial No. 098130799, Office Action dated Feb. 12, 2015”, W/ English Claims, 9 pgs. |
Number | Date | Country | |
---|---|---|---|
20160240515 A1 | Aug 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13361183 | Jan 2012 | US |
Child | 15137931 | US | |
Parent | 12209052 | Sep 2008 | US |
Child | 13361183 | US |