1. Technical Field
The present invention relates generally to electronic circuit packaging and mounting. In particular, the present invention relates to an improved apparatus and method for mounting an integrated circuit chip onto a printed circuit board.
2. Description of the Related Art
Printed circuit boards (PCBs), also commonly referred to as printed wiring boards (PWBs), are utilized to electrically interconnect integrated circuits (ICs), and other electrical components such as capacitors and resistors. Population densities of PCBs have increased dramatically over the years in response to ever increasing IC complexity and the continual demand for miniaturized IC device applications. A typical computer motherboard, for example, includes hundreds of IC chips and other surface mount components.
Conductive trace lines, pads and through lines are among the electrical interconnect features typical of PCB interconnect designs. On the component side, an IC chip, for example, typically includes a body having external pins or other electrical contacts that are electrically and mechanically coupled to corresponding pads on the PCB. To accommodate increasing circuit design complexity and density in combination with reduced PCB footprint, multiple layer PCBs have been developed wherein several layers of conductors are separated by layers of dielectric material. The outer surface layers of the PCB include metallized patterns that provide the interconnects and mounting pads for components that are ultimately coupled, such as by soldering, to the PCB. The multiple layer circuit boards are typically designed such that the intermediate conductor layers may provide power, ground, and/or signaling planes for the PCB.
To accommodate such PCB multi-layering, mounting designs further incorporate vias and through-vias or through-holes to enable electrical interconnection from a surface disposed pad to one of the intermediate metallization layers. Specifically, the conductive PCB layers are interconnected using vias which provide interconnection between adjacent PCB conductive layers and through-vias or through-holes which provide interconnection between non-adjacent layers. Vias are typically plated with conductive material and are located across the PCB and connected to mounting locations on the outer conductive planes using conductive traces. In this manner, a multi-layer PCB provides a three-dimensional interconnect for the surface mounted components.
While necessitating the foregoing developments in compact IC mounting design, continued increases in circuit density and speed have begun posing problems for conventional multi-layered PCBs. The conventional multi-layer PCB design includes a fabrication process in which sequential conductive planes are separated by layers of dielectric material with circuit interconnect patterns formed on each plane. The planes are interconnected between the dielectric layers by drilling, laser etching or otherwise boring the via holes which are then suitably plated. Given its micro-scale and sensitive contamination requirements, the via-forming technology has run into cost and size limitations. Furthermore, the mounting pads for integrated circuits and surface mount components on the outer surface of a PCB are not directly connected to the via through holes, but are instead usually connected to the plated through-hole locations using patterned conductive traces. Additional circuit board layout space is therefore required to route the component mounting pads to the respective vias that connect the traces to their respective signal or power/ground planes, often with undesirable effects such as via coupling, cross-talk, and other logistical problems.
With the increased population density of IC devices on multi-layer PCBs, electrical interference and PCB surface footprint layout limitations caused by the aforementioned pad routing and via placement pose substantial packaging design limitations. Therefore, a need exists for an improved IC device packaging and mounting apparatus that addresses these and other problems unresolved by the prior art.
An IC carrier package apparatus, a printed circuit board apparatus and an electronic assembly incorporating the same are disclosed herein. The electronic assembly includes an IC carrier package having circuitry contained within a housing unit. The IC carrier package includes a connector interface for electrically coupling the IC carrier package circuitry to a printed circuit board. The connector interface is further characterized as having a graduated step surface contour with one or more electrical contacts positioned on at least two graduated step connector surfaces of the connector interface. The electronic assembly further includes a multilayer printed circuit board having a mounting site cavity for mounting the IC carrier package. The mounting site cavity includes having at least two seating surfaces offset in a graduated step manner for seating the at least two graduated step connector surfaces of the IC carrier package connector interface.
The above as well as additional objects, features, and advantages of the present invention will become apparent in the following detailed written description.
The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself however, as well as a preferred mode of use, further objects and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
The present invention addresses interconnect challenges relating to packaged integrated circuits (ICs) mounted to printed circuit boards (PCBs). To this end, the present invention is generally directed to an IC carrier package and associated PCB designs. As utilized herein, an “electronic assembly” or “circuit board assembly” may comprise one or more carrier packages attached to one or more printed circuit boards. These assemblies come in a variety of sizes and configurations such as compact cellular phone assemblies or larger backplane assemblies that form the cores of mainframe computer systems.
The IC carrier packages used in circuit board assemblies come in many forms including socket-type and surface mount. A common surface mount packaging structure is known as Ball Grid Array (BGA) packaging. Conventional BGA packaging enables ICs to fit into smaller board footprints by utilizing an array of substantially co-planar solder ball connections on one or more surfaces of the module housing. While IC carrier packages depicted in the exemplary embodiments herein employ some aspects of BGA packages, it should be noted that other types of chip carriers including those having pins instead of solder ball connectivity may be used without departing from the spirit or scope of the present invention.
With reference now to the figures wherein like reference numerals refer to like and corresponding parts throughout, and in particular with reference to
In conventional BGA packaging design, the package substrate portion of the IC carrier package provides a substantially planar bottom surface on which an array of solder ball electrical contacts are disposed in an array pattern. In contrast, and as further illustrated in
An alternate view of the connector interface contour formed by package substrate 22 is illustrated in
Referring again to
As IC carrier package 5 is the interface for the semiconductor IC chip 12, PCB 4 serves as the interface for the IC carrier package. PCB 4 may be constructed from organic laminated materials consisting of a resin (epoxy, polymide, phenolic, etc.) embedded with a reinforcement material such as glass, paper, etc., and have copper foil forming inner and outer metallization layers.
As depicted in
Multi-layer PCB 4 includes multiple metallization layers 6 separated in an interleaved manner by multiple insulative layers 8. As shown by the depicted side-profile cross-section view, the offset seating surfaces are disposed coplanar with seating planes 9 within the mounting site cavity 2 substantially coinciding with the conductive metallization layers 6. As further depicted in
In accordance with the depicted embodiment, IC carrier package 44 is mounted onto multilayer PCB 56 in a substantially aligned manner across from carrier package 42. To provide the substantially aligned configuration shown in
As with PCB 4, multilayer PCB 56 includes multiple metallization layers 61 separated in an interleaved manner by multiple insulative layers 59 with the offset seating surfaces disposed in seating planes within the mounting site cavities 58 and 62 substantially coinciding with the conductive metallization layers 61. Furthermore, each of the offset seating surfaces includes one or more conductive pads disposed thereon and aligning with the connector interface electrical contacts (e.g. solder balls 50) when the carrier packages 42 and 44 are mounted within their respective mounting site cavities. In contrast to the embodiment shown in
An alternate embodiment of the present invention is depicted in
As with PCBs 4 and 56, multilayer PCB 85 includes multiple metallization layers 91 separated in an interleaved manner by multiple insulative layers 88 with the offset seating surfaces disposed in seating planes within the mounting site cavities 96 and 98 substantially coinciding with the conductive metallization layers 91. Furthermore, each of the offset seating surfaces includes one or more conductive pads disposed thereon and aligning with the connector interface solder balls when the carrier packages 82 and 84 are mounted within their respective mounting site cavities 96 and 98. Similar to the embodiment shown in
While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention.