Claims
- 1. A capacitor device comprising:
an electrode formed over a substrate; a silicon-containing material, from a precursor layer previously formed over the electrode, that has been processed using rapid thermal nitridation with a nitridizing reactant to form a barrier layer; and a dielectric layer formed over said barrier layer.
- 2. A device having a precursor layer comprising:
a substrate including at least one semiconductor layer; a first semiconductor device fabricated proximate to said substrate; and a metal-free silicon-containing precursor layer formed over at least a portion of said first semiconductor device.
- 3. The device of claim 2, wherein the silicon precursor layer comprises a silazane.
- 4. The device of claim 2, wherein the silicon-containing precursor layer is selected from the group comprising hexamethyldisilazane, tetramethyldisilazane, octamethylcyclotetrasilazine, hexamethylcyclotrisilazine, diethylaminotrimethylsilane and dimethylaminotrimethylsilane.
- 5. The device of claim 2, wherein the silicon-containing precursor layer comprises a silane.
- 6. A device having a precursor layer comprising:
a silicon substrate including at least one semiconductor layer; a precursor layer comprising a metal-free silicon-containing material formed over at least a portion of said silicon substrate.
- 7. A semiconductor device having a precursor layer comprising:
a substrate including at least one semiconductor layer; and a precursor layer comprising a metal-free silicon-containing material from a silazane source formed over at least a portion of said at least one semiconductor layer.
- 8. A semiconductor device having a precursor layer containing no metal comprising:
a silicon substrate including at least one semiconductor layer; and a precursor layer comprising a metal-form silicon-containing material from a silane source formed over at least a portion of said silicon substrate.
- 9. A semiconductor device having a precursor layer comprising:
a substrate having at least one semiconductor layer: a transistor structure formed proximate to said substrate, said transistor structure including a source formed in said substrate, a drain formed in said substrate, and a gate oxide layer formed over an active area between said source and drain; and a precursor layer comprising a metal-free silicon-containing material formed over at least a portion of the transistor structure.
- 10. The device of claim 9, wherein a gate electrode is formed over said barrier layer.
- 11. The device of claim 9, wherein said gate electrode is doped with phosphor.
- 12. The device of claim 9, wherein said gate electrode is doped with boron.
- 13. A capacitor device comprising:
an electrode formed over a substrate; and a precursor layer comprising a metal-free silicon-containing material formed over the electrode.
- 14. A capacitor device comprising:
an electrode formed over a substrate; and a precursor layer comprising a metal-free silicon-containing material from a silazane source formed over the electrode.
- 15. A capacitor device comprising:
an electrode formed over a substrate; and a precursor layer comprising a metal-free silicon-containing material from a silane source formed over the electrode.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a division of U.S. patent application Ser. No. 10/039,517, filed Jan. 3, 2002, which is a division of U.S. patent application Ser. No. 09/653,639, filed Aug. 31, 2000, now U.S. Pat. No. 6,410,968. This application is also related to commonly assigned U.S. Pat. No. 6,576,964, METHOD FOR FORMING A DIELECTRIC LAYER TO INCREASE SEMICONDUCTOR DEVICE PERFORMANCE and U.S. Pat. No. 6,521,54, METHOD FOR FORMING A DIELECTRIC LAYER AT A LOW TEMPERATURE, the disclosures of which are incorporated herein by reference.
Divisions (2)
|
Number |
Date |
Country |
Parent |
10039517 |
Jan 2002 |
US |
Child |
10859814 |
Jun 2004 |
US |
Parent |
09653639 |
Aug 2000 |
US |
Child |
10039517 |
Jan 2002 |
US |