Claims
- 1. A method comprising:
providing a substrate having a chip mounting region, a plurality of electrically conductive circuit patterns proximate to said chip mounting region, and an electrically conductive first transfer pattern that is separate from the circuit patterns; stacking a first semiconductor chip and a second semiconductor chip one over the other in the chip mounting region, the first and second semiconductor chips each including a plurality of conductive pads; electrically connecting a first end of a metal first wire to one of the conductive pads of the first semiconductor chip and an opposite second end of the first wire to the first transfer pattern; electrically connecting a first end of a metal second wire to one of the conductive pads of the second semiconductor chip and an opposite second end of the second wire to the first transfer pattern, whereby the first and second semiconductor chips are electrically connected through the first transfer pattern; and electrically connecting a first end of a metal third wire to another one of the conductive pads of the first or second semiconductor chips and an opposite second end of the third wire to one of the circuit patterns.
- 2. The method of claim 1, wherein the transfer pattern is laterally between the chip mounting region and some of the circuit patterns.
- 3. The method of claim 1, wherein the substrate is selected from the group of a printed circuit board, a leadframe, and a circuit film.
- 4. The method of claim 1, wherein the transfer pattern is oriented lengthwise in a direction perpendicular to, or nearly perpendicular to, a lengthwise direction of adjacent ones of the circuit patterns.
- 5. The method of claim 1, wherein the substrate comprises an insulative layer overlaid by the circuit patterns and the transfer pattern, and transfer pattern is a planar, rectangular metal pad.
- 6. The method of claim 2, wherein the substrate comprises an insulative layer overlaid by the circuit patterns and the transfer pattern, and transfer pattern is a planar, rectangular metal pad.
- 7. The method of claim 6, wherein the transfer pattern is oriented lengthwise in a direction transverse to a lengthwise direction of adjacent ones of the circuit patterns.
- 8. The method of claim 6, further comprising electrically connecting a first end of fourth metal wire to another of the conductive pads of the first or second semiconductor chips and the transfer pattern.
- 9. The method of claim 1, further comprising electrically connecting a first end of fourth metal wire to another of the conductive pads of the first or second semiconductor chips and the transfer pattern.
- 10. A method comprising:
(1) providing a substrate with first and second semiconductor chips disposed in a chip mounting region of the substrate, with the first and second semiconductor chips being stacked one on the other, a plurality of metal circuit patterns outward of the chip mounting region, and a plurality of metal transfer patterns, each said transfer pattern being laterally between the first and second semiconductor chips and some of the circuit patterns without contacting any of said circuit patterns; (2) electrically connecting a first end of a metal wire to the first semiconductor chip and an opposite second end of the wire to a first one of the transfer patterns; (3) electrically connecting a first end of another metal wire to the second semiconductor chip and an opposite second end of the wire to the first one of the transfer patterns, whereby the first and second semiconductor chips are electrically connected through the transfer pattern; (4) repeating steps 2 and 3 for each of the plurality of metal transfer patterns; (5) electrically connecting a first end of another metal wire to the first semiconductor chip or the second semiconductor chip and an opposite second end of the metal wire to one of the circuit patterns; (6) encapsulating the first and second semiconductor chips, the transfer patterns, and at least a portion of the substrate in a plastic body, each of the transfer patterns being entirely within the plastic body.
- 11. The method of claim 10, wherein the substrate is a metal leadframe, and the circuit patterns are metal leads of the leadframe substrate, with a portion of each said lead extending outward of the plastic body.
- 12. The method of claim 10, wherein the substrate comprises an insulative layer overlaid by the circuit patterns and the transfer patterns, and further comprising:
electrically connecting at least one of the first and second semiconductor chips to a plurality of the circuit patterns, with each of those circuit patterns being electrically connected through the substrate to respective ones of plural metal terminals disposed on a surface of the substrate opposite the plastic body.
- 13. The method of claim 12, wherein said transfer patterns each have a rectangular shape.
- 14. The method of claim 12, wherein the first semiconductor chip is between the second semiconductor chip and the substrate, the second semiconductor chip is disposed within plural rows of conductive pads of the first semiconductor chip.
- 15. The method of claim 14, wherein only the first semiconductor chip is electrically connected to the circuit patterns.
- 16. A method comprising:
providing a substrate comprising an insulative layer overlaid by a plurality of metal circuit patterns and a metal first transfer pattern, the first transfer pattern electrically isolated from the circuit patterns; coupling a first semiconductor chip to the substrate and electrically coupling the first semiconductor chip to some of the circuit patterns; stacking a second semiconductor chip on the first semiconductor chip; electrically connecting a first end of a metal wire to the first semiconductor chip and an opposite second end of the wire to the first transfer pattern; and electrically connecting a first end of another metal wire to the second semiconductor chip and an opposite second end of the wire to the first transfer pattern, whereby the first and second semiconductor chips are electrically connected through the first transfer pattern.
- 17. The method of claim 16, wherein the first transfer pattern is laterally between the first and second semiconductor chips and some of the circuit patterns.
- 18. The method of claim 17, further comprising electrically connecting a first end of another metal wire to one of the first or second semiconductor chips, and an opposite second end of the wire to the first transfer pattern.
- 19. The method of claim 16, further comprising electrically connecting a first end of another metal wire to one of the first or second semiconductor chips, and an opposite second end of the wire to the first transfer pattern.
- 20. The method of claim 16, wherein the second semiconductor chip is smaller in area than the first semiconductor chip and is entirely disposed within plural rows of conductive pads of the first semiconductor chip.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1999-59329 |
Dec 1999 |
KR |
|
Parent Case Info
[0001] This application claims priority to U.S. patent application Ser. No. 09/745,265, filed Dec. 20, 2000 entitled “WIRE BONDING METHOD AND SEMICONDUCTOR PACKAGE MANUFACTURED USING THE SAME”, and to Korean patent application serial number 1999-59329, which was filed with the Korean Intellectual Property Office on Dec. 20, 1999, both of which are incorporated herein by reference in their respective entireties.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09745265 |
Dec 2000 |
US |
Child |
10423702 |
Apr 2003 |
US |