The invention relates to semiconductor structures and, more particularly, to an asymmetric high-k dielectric for reducing gate induced drain leakage in high-k MOSFETs and methods of manufacture.
MOSFETs that operate above 1.1V (band gap of silicon) and have thin dielectrics can suffer from Gate Induced Drain Leakage (GIDL). Conventional methods to improve GIDL include reducing extension implant dose; however, this increases FET resistance and hence reduces FET performance. Also, heavily doped extension regions in combination with thinner high-k dielectrics create high gate-induced E-field at the gate-drain overlap region. This high field results in band-to-band tunneling and gate-induced-drain-leakage (GIDL) current. GIDL leakage is significant in long channel FETs as well as eDRAM array-FETs.
In an aspect of the invention, a method comprises performing an implant process on a high-k dielectric sidewall of a gate structure. The method further comprises performing an oxygen annealing process to grow an oxide region on a drain side of the gate structure, while inhibiting oxide growth on a source side of the gate structure adjacent to a source region.
In an aspect of the invention, a method comprises performing a blocking process on a high-k dielectric sidewall on a source side of a gate structure. The method further comprises performing an oxygen annealing process to grow an oxide region on a drain side of the gate structure, while inhibiting oxide growth on the source side of the gate structure adjacent to a source region.
In an aspect of the invention, a gate structure comprising a gate material on an asymmetrically thick gate dielectric is disclosed. The asymmetrically thick gate dielectric may be comprised of a single or multiple dielectric layers. In one embodiment, the gate dielectric may comprise a high-k dielectric. In other embodiments, the gate dielectric may include a high-k dielectric and an interfacial dielectric. In all embodiments, the asymmetrically thick gate dielectric is thicker on a drain side of the gate structure than a source side of the gate structure.
The present invention is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present invention.
The invention relates to semiconductor structures and, more particularly, to an asymmetric high-k dielectric for reducing gate induced drain leakage in high-k MOSFETs and methods of manufacture. More specifically, in embodiments, the processes of the present invention result in a thicker high-k dielectric at a drain side of the device over the extension region, resulting in reduced gate induced drain leakage (GIDL); whereas, a thin high-k dielectric is provided in the remainder of channel and source side to maintain good device performance and short-channel behavior. In embodiments, the processes of the present invention can be implemented in both replacement metal gate (RMG) processes and gate first processes, as well as further implemented in a planar device or a FinFET.
In more specific embodiments, the present invention provides several fabrication processes in order to provide the advantages of the present invention. By way of one example, in a replacement metal gate process, after depositing high-k dielectric for the gate structure, an angled implant of nitrogen is performed to nitridize a portion of one side of the high-k dielectric in an opening formed by removal of a dummy gate, followed by the fabrication of the metal gate (including a planarizing process). The process is then followed by a thermal anneal in oxygen. The nitridized high-k dielectric material, though, blocks oxygen flow while the non-nitridized sidewall allows oxygen to diffuse to the substrate/high-k interface resulting in a growth of thicker oxide on the drain side of the device.
In another illustrative example of a replacement metal gate process, after depositing high-k dielectric for the gate structure, an angled implant is performed at a portion of one side of the sidewall in the replacement metal gate opening to damage the high-k dielectric on the source side. The damaged implant process is followed by a gentle etch to remove the sidewall high-k layer on the source side of the device. In this way, it is possible to remove the sidewall high-k layer on a source side of the device, which is not necessary for FET operation. The removal of the sidewall high-k layer eliminates the pathway for oxygen regrowth on the source side only, during an anneal process. This leaves the drain-side path for oxygen regrowth.
In yet another alternative process, for example, an oxygen blocking mask (e.g., a nitride layer) can be formed over the source side of the device. The oxygen blocking mask will prevent oxygen regrowth on the source side only, during an anneal process. Other processes are also contemplated by the present invention, as described herein.
In embodiments, after removal of the dummy gate, a high-k dielectric layer 24 can be formed in the opening 26 to a top of the interfacial layer 19. The high-k dielectric layer 24 can be a material such as a hafnium based material, e.g., HfO2. In embodiments, the high-k dielectric layer 24 can be formed using a blanket deposition process such that the high-k dielectric layer 24 will be formed over sidewalls 20 of the source and drain side of the device, as well as other exposed structures.
In
As shown in
As shown in
As shown in
As further shown in
More specifically, in contrast to the previous aspects of the present invention, the processes of
In
In
The method(s) as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Number | Name | Date | Kind |
---|---|---|---|
6090511 | Balasubramanyam et al. | Jul 2000 | A |
6090671 | Balasubramanyam et al. | Jul 2000 | A |
6853048 | Wylie | Feb 2005 | B1 |
7585735 | Matthew et al. | Sep 2009 | B2 |
7829945 | Adkisson et al. | Nov 2010 | B2 |
7948028 | Renn | May 2011 | B2 |
7994559 | Wang et al. | Aug 2011 | B2 |
8343829 | Wang et al. | Jan 2013 | B2 |
8629022 | Chidambarrao et al. | Jan 2014 | B2 |
8679906 | Cheng | Mar 2014 | B2 |
9412667 | Chou | Aug 2016 | B2 |
9543213 | Chou et al. | Jan 2017 | B2 |
9559010 | Chou et al. | Jan 2017 | B2 |
9570354 | Chou et al. | Feb 2017 | B2 |
9577061 | Chou et al. | Feb 2017 | B2 |
9685379 | Chou et al. | Jun 2017 | B2 |
9721843 | Chou et al. | Aug 2017 | B2 |
9768071 | Chou | Sep 2017 | B2 |
9837319 | Chou | Dec 2017 | B2 |
9859122 | Chou et al. | Jan 2018 | B2 |
9922831 | Chou et al. | Mar 2018 | B2 |
10367072 | Chou | Jul 2019 | B2 |
20040119135 | Van Bentum et al. | Jun 2004 | A1 |
20040137684 | Ma et al. | Jul 2004 | A1 |
20040248364 | Hsiao et al. | Dec 2004 | A1 |
20070049030 | Sandhu et al. | Mar 2007 | A1 |
20080111185 | Cheng | May 2008 | A1 |
20080224210 | Cai | Sep 2008 | A1 |
20090108347 | Adkisson et al. | Apr 2009 | A1 |
20090114968 | Wang et al. | May 2009 | A1 |
20090212854 | Baumgartner | Aug 2009 | A1 |
20090230463 | Carter et al. | Sep 2009 | A1 |
20090256214 | Sun et al. | Oct 2009 | A1 |
20090273041 | Chang et al. | Nov 2009 | A1 |
20100044806 | Hou et al. | Feb 2010 | A1 |
20110298018 | Yin et al. | Dec 2011 | A1 |
20120235244 | Yin et al. | Sep 2012 | A1 |
20120292700 | Khakifirooz et al. | Nov 2012 | A1 |
20130181287 | Zhang et al. | Jul 2013 | A1 |
20130248994 | Ninomiya | Sep 2013 | A1 |
20130316511 | Lenski et al. | Nov 2013 | A1 |
20140027783 | Yin et al. | Jan 2014 | A1 |
20140084387 | Dewey et al. | Mar 2014 | A1 |
20140210009 | Xiao et al. | Jul 2014 | A1 |
20140252429 | Richter et al. | Sep 2014 | A1 |
20140252499 | Lin et al. | Sep 2014 | A1 |
20140273412 | Wu et al. | Sep 2014 | A1 |
20140361354 | Ting et al. | Dec 2014 | A1 |
20150054074 | Zhu et al. | Feb 2015 | A1 |
20150171166 | Liu et al. | Jun 2015 | A1 |
20150287738 | Kuo et al. | Oct 2015 | A1 |
20150318378 | Letavic et al. | Nov 2015 | A1 |
20150364593 | Jangjian et al. | Dec 2015 | A1 |
20160027899 | Kim et al. | Jan 2016 | A1 |
20160149013 | Chou et al. | May 2016 | A1 |
20160190269 | Brown et al. | Jun 2016 | A1 |
20160203985 | Chou et al. | Jul 2016 | A1 |
20160203986 | Chou et al. | Jul 2016 | A1 |
20160203987 | Chou et al. | Jul 2016 | A1 |
20160204209 | Chou et al. | Jul 2016 | A1 |
20160204214 | Chou et al. | Jul 2016 | A1 |
20160247900 | Huang et al. | Aug 2016 | A1 |
20160247920 | Ho et al. | Aug 2016 | A1 |
20160260618 | Chou et al. | Sep 2016 | A1 |
20160260638 | Chou et al. | Sep 2016 | A1 |
20160268390 | Chou et al. | Sep 2016 | A1 |
20170125542 | Chou et al. | May 2017 | A1 |
20170178913 | Chou et al. | Jun 2017 | A1 |
20180061645 | Chou et al. | Mar 2018 | A1 |
20180061646 | Chou et al. | Mar 2018 | A1 |
20180076039 | Chou et al. | Mar 2018 | A1 |
Entry |
---|
Unknown, “A Method for Fabricating a Replacement Gate MOSFETwith an Asymmetric Spacer”, IP.com No. PCOM000237524D, Jun. 19, 2014, 5 pages. |
Fathipour et al., “Asymmetric Gate Oxide Thickness Technology for Reduction of Gated Induced Drain Leakage Current in Nanoscale Single Gate SOI MOSFET,” Optoelectronic and Microelectronic Materials and Devices, Jul. 28 JOOB, pp. 136-139. |
List of IBM Patents or Patent Applications Treated as Related 1 page. |
Number | Date | Country | |
---|---|---|---|
20190296120 A1 | Sep 2019 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14553521 | Nov 2014 | US |
Child | 15076036 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15790604 | Oct 2017 | US |
Child | 16440106 | US | |
Parent | 15076036 | Mar 2016 | US |
Child | 15790604 | US |