This invention relates to the manufacture of integrated circuit devices. More particularly, this application relates to a process for chip-level and wafer-level integration in which vertical interconnections are formed.
The need for greater functionality and performance in semiconductor devices has resulted in the development of larger and more complex chips. In addition, it is often desirable to include several different functions on a single chip to obtain a “system-on a chip,” which generally results in both an increased chip size and a more complicated manufacturing process. These factors both tend to depress manufacturing yield. It is estimated that many such complex chips, with areas greater than 400 mm2, will generally have very poor manufacturing yield (perhaps under 10%).
One method of maintaining acceptable yields is to manufacture smaller chips, and then to interconnect those chips using lateral and vertical connections on the chips or on support substrates. The interconnected chips thus form a single larger chip which is mounted on another chip, on a substrate or on a chip carrier. Besides improved manufacturing yield, another major advantage of this approach is that the individual chips may be of different sizes, perform different functions, or be fabricated by different or incompatible methods.
A system constructed according to this approach is illustrated schematically in FIG. 1A. The substrate or bottom chip 11 has several chips 10 mounted thereon, with lateral spacing Δx and Δy. For example, the bottom chip 11 may be a DRAM chip while the four chips 10 are processor (“processor engine” or PE) chips.
To realize the advantages offered by the system-on-a-chip (SOC) concept, the different chips are preferably in very close proximity and have very precise alignment with respect to each other. For example, spacing Δx and Δy between chips 10 is preferably about 50 μm or less.
Chips 10 may be placed on the substrate or bottom chip 11 with very high accuracy (within about 1 μm) by using a stud/via interconnection, shown schematically in FIG. 1B. In
In the SOC shown in
Accordingly, there is a need for a process for fabricating vertical interconnections in a multi-chip device such as an SOC, which permits three-dimensional chip interconnection and which can be practiced with high manufacturing yield.
The present invention addresses the above-described need by providing a process for vertical integration at chip level or wafer level, in which vertical connections are formed using a through-via in a chip.
According to a first aspect of the invention, a method is providing for fabricating a semiconductor structure. A feature is formed in the top surface of the substrate, and metal is deposited in the feature to make a conducting path. A liner may first be deposited in the feature to isolate the metal from the semiconductor material. A layer is then formed which overlies the top surface of the substrate; the layer includes an electrical conductor and a first conducting pad on a top surface of the layer, so that the first conducting pad is electrically connected to the feature. A plate is attached to this layer, and the substrate is then thinned at the bottom surface thereof to expose the bottom of the feature. A second conducting pad is formed on the bottom surface of the substrate to make an electrical connection to the bottom of the feature, so that the first conducting pad and the second conducting pad are electrically connected through the feature.
The substrate may comprise a chip having a device (e.g. DRAM) fabricated therein. Formation of a conducting path in a through-via in this chip therefore permits vertical integration with a second chip (e.g a PE chip).
The plate may be a temporary handling plate to facilitate thinning of the substrate. If the plate is transparent to ablating radiation, it may be conveniently removed by ablating an interface between the layer and the plate.
According to another aspect of the invention, the plate is a semiconductor wafer which is not removed from the substrate; this wafer is attached to the substrate using a vertical stud/via interconnection. A second layer is formed on the above-described layer overlying the substrate, and a via is formed in the second layer exposing the first conducting pad. A stud is formed on the semiconductor wafer and aligned to the via; the wafer is then contacted to the second layer so that the stud makes electrical connection with the first conducting pad. Accordingly, the substrate and plate (semiconductor wafer) form a wafer system, and the substrate and plate may each have devices fabricated therein (e.g. DRAM and PE devices respectively). This process thus provides vertical wafer-level integration of the devices.
According to another aspect of the invention, a semiconductor structure is provided which includes a substrate; a first layer overlying the top surface of the substrate; conducting pads on top of the first layer and on the bottom surface of the substrate; a second layer on the first layer; and a plate contacting the first layer. The substrate has a via extending therethrough, with a first electrical conductor formed in the via. The first layer includes a second electrical conductor connecting the first electrical conductor with the conducting pad on top of the layer. The conducting pad on the bottom surface of the substrate is electrically connected to the first electrical conductor, so that the first conducting pad and the second conducting pad are electrically connected. The second layer has a via formed therein exposing the conducting pad on top of the first layer. The plate has a stud formed thereon, aligned to the via and making electrical contact with the conducting pad.
The present invention offers a significant advantage in that the through-via is formed in the substrate without an expensive deep-via etching process. Via dimensions may be maintained with very high fidelity, which in turn permits a high density of through-vias. Furthermore, the use of vertical stud/via interconnections allows for highly accurate chip placement in the third dimension, similar to the highly accurate lateral chip placement described above.
In accordance with the present invention, a semiconductor device is fabricated which includes vertical electrical connections through a chip. These vertical connections are formed by constructing metallized through-vias in the chip, without the need for expensive deep via etching.
In the embodiments discussed below, two different types of chips are vertically connected. Specifically, in the examples shown, a DRAM chip (or silicon DRAM device wafer) is vertically connected to a plurality of PE chips (or a silicon PE device wafer). It will be appreciated that these types of chips are discussed for purposes of illustration only, and that the present invention may be practiced with a wide variety of chips and wafer types.
Formation of Metallized Vias
A metallized through-via in a semiconductor substrate, such as a silicon wafer, may be formed by depositing metal in a trench and thinning the wafer to open the bottom of the trench, as detailed below.
In a silicon wafer 1, prior to the fabrication of devices therein, trenches 2 are etched where the vertical connections are desired. As shown in
A layer 24 of copper is formed on layer 23 (e.g. by electroplating) in the trench and on top of the wafer. Layer 24 is built up on the sidewalls of the trench until it reaches a thickness such that the upper part of the trench is closed, as shown in FIG. 2C. With this structure, a conducting path is established between the bottom of the trench and the top surface of the wafer, while a void 25 remains near the bottom of the trench. It should be noted that the void 25 has an important function in relieving stresses caused by differences in the thermal coefficient of expansion (TCE) of the various materials in and around the feature.
The wafer is then planarized, preferably by chemical-mechanical polishing (CMP), to remove layers 21-24 from the top surface of the wafer. The resulting structure is shown in FIG. 2D. The copper at the top of the trench is then etched away (by reactive sputtering or some other convenient process) to a depth of about 5 μm, to yield the structure shown in
The wafer is then ready to have devices formed therein near surface 1p, and to be further processed to obtain either chip-level or wafer-level integration.
Chip-Level Integration
Devices 30, shown schematically in
Wafer 1 is then thinned, by grinding, CMP, or some other convenient process, so that the interior of metallized via structure 20 is exposed at the bottom surface 1b or backside of wafer 1 (FIG. 3B). The thinned wafer may be difficult to handle or be incompatible with the equipment used in subsequent wafer processing. Accordingly, it may be desirable to attach a temporary handling plate to the wafer before the thinning process is performed, particularly if the final thickness of the wafer is less than 150 μm. In this embodiment, the wafer thickness is reduced to about 100 μm or less. As shown in
Each via structure 20 at this point is a through-via with tungsten layer 22 exposed on the bottom surface 1b of the wafer. An insulating layer 37 (e.g. polyimide) is deposited on surface 1b, and openings 38 are formed therein, at the locations of the vias 20. A metal layer (or combination of layers) is then deposited on layer 37 and patterned so that metal pads 39 are formed in and around the openings 38. Pads 39 typically have a structure similar to pads 33; that is, a multilayer structure including a Ti—W alloy, Ni, and Au. The resulting structure is shown in FIG. 3C.
Solder bumps 41 are then formed on the back side of the wafer on pads 39, using methods known in the art. For example, a solder paste may be applied to the wafer through a screen, and the deposited solder subjected to a reflow process.
In this embodiment, the wafer is diced into chips 44 while the glass handling plate 35 is kept intact, as shown in FIG. 3E. Alternatively, the dicing process may include dicing of plate 35 (thus requiring handling of individual chips in the joining process). The chips are joined to a carrier 45; solder bumps 41 are typically connected to metal pads (not shown) at the top surface of the carrier. Carrier 45 may be another chip, a ceramic substrate, a circuit board, etc.
After the joining process, the temporary handling plate 35 is removed from the chips. This may be conveniently done by a laser ablation process, as shown schematically in FIG. 3E. Laser radiation 46, incident on glass plate 35, penetrates the plate and ablates the interface between the plate and the adhesive layer 36. This results in delamination of the plate from layer 36, so that plate 35 may be removed. The remaining adhesive is then cleaned away so that joining pads 33 are exposed.
As shown in
Alternatively, as shown in
Wafer-Level Integration
In this embodiment of the invention, a metallized through-via is formed in a wafer, and another wafer is joined thereto using stud/via interconnections.
In
Wafer 1 and wafer 65 are then bonded together with studs 66 making electrical connection to pads 33, as shown in FIG. 4B. (The bonding may be facilitated by using a solder layer on the studs and/or an adhesive on the polyimide layer, as discussed above with reference to
Wafer 1 is then thinned so that the trench structure 20 becomes a through-via, as in the previous embodiment (
An insulating layer 37 (e.g. polyimide) is deposited on surface 1b, and openings 38 are formed therein, as in the previous embodiment. Pads 39 are then formed to make connections to the through-vias, and solder bumps 41 are attached to the pads (FIG. 4D).
The wafer structure 70 is then diced to produced combined chips 74 (e.g. combined DRAM/PE chips), which are then joined to carrier 45, as shown in FIG. 4E. Any temporary handling plate used for wafer 65 is removed at this point. It will be appreciated that if wafer 65 has through-vias to back surface 65b, electrical connections may be made to the top surface of chip 74. Accordingly, further vertical integration may be accomplished.
While the invention has been described in terms of specific embodiments, it is evident in view of the foregoing description that numerous alternatives, modifications and variations will be apparent to those skilled in the art. Accordingly, the invention is intended to encompass all such alternatives, modifications and variations which fall within the scope and spirit of the invention and the following claims.
This is a divisional of application Ser. No. 10/026,103, filed Dec. 19, 2001, now U.S. Pat. No. 6,599,778.
Number | Name | Date | Kind |
---|---|---|---|
5166097 | Tanielian | Nov 1992 | A |
5229647 | Gnadinger | Jul 1993 | A |
5270261 | Bertin et al. | Dec 1993 | A |
5424245 | Gurtler et al. | Jun 1995 | A |
5786270 | Gorrell et al. | Jul 1998 | A |
5814889 | Gaul | Sep 1998 | A |
5817986 | Davidson et al. | Oct 1998 | A |
5818748 | Bertin et al. | Oct 1998 | A |
6087719 | Tsunashima | Jul 2000 | A |
6090633 | Yu et al. | Jul 2000 | A |
6093969 | Lin | Jul 2000 | A |
6101100 | Londa | Aug 2000 | A |
6124149 | Paik et al. | Sep 2000 | A |
6181569 | Chakravorty | Jan 2001 | B1 |
6188129 | Paik et al. | Feb 2001 | B1 |
6222212 | Lee et al. | Apr 2001 | B1 |
6239495 | Sakui et al. | May 2001 | B1 |
Number | Date | Country | |
---|---|---|---|
20030215984 A1 | Nov 2003 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10026103 | Dec 2001 | US |
Child | 10465506 | US |