1. Field of the Invention
The present invention relates to a semiconductor device, and more particularly to a chip package.
2. Description of Related Art
Electro-magnetic interference (EMI) is a serious and challenging problem for most electronic devices or systems. As EMI disturbances commonly interrupt, degrade or limit the effective performance of the electronic device or the whole circuit of the electronic system, it is necessary for the electronic devices or systems to have efficient EMI protection to ensure the effective and safe operation.
EMI protection is particularly important in small-sized, densely packaged or sensitive electronic applications operating at high frequencies. Conventionally. EMI shielding solutions typically involve the use of metal plates and/or conductive gaskets, which are later attached or affixed at higher manufacturing costs.
In view of the foregoing, the present invention provides a manufacturing method of a chip package, which offers better design flexibility with less effort.
The present invention is further directed to a chip package with enhanced effectiveness of EMI shielding.
The present invention provides a chip package including a substrate, at least one chip disposed on the substrate, a molding compound and a shielding layer having a plurality of conductive connectors. The conductive connectors disposed on the substrate are arranged within the molding compound and around the chip. The shielding layer disposed over the molding compound covers the top surface of the molding compound and the shielding layer is electrically connected to the substrate through the conductive connectors.
According to embodiments of the present invention, the conductive connectors can be studs or plated via structures, either exposed by the sidewalls of the molding compound or not exposed by the sidewalls of the molding compound.
According to embodiments of the present invention, the chip is electrically connected to the laminate substrate of the chip package though a plurality of bumps.
The invention further provides a manufacturing method of a chip package. At least one chip is disposed on one of the substrate units of the matrix substrate, and the chip is electrically connected to the substrate unit. After forming a molding compound over the matrix substrate to encapsulate the chips, portions of the substrate units, a marking process is performed to form a plurality of vias by removing portions of the molding compound until a top surface of each substrate unit is exposed. Later, a shielding layer is formed over the molding compound to cover the molding compound and a plurality of connectors is formed within the vias to cover the exposed top surface of each substrate unit. Then a singulation process is performed to obtain a plurality of chip packages.
According to one embodiment of the present invention, the connectors can be arranged on sawing lines of the matrix substrate and on boundary lines of each substrate unit, so that the singulation process cuts through the connectors and the matrix substrate. Alternatively, the connectors can be arranged around boundary lines of each substrate unit with a distance apart, so that the singulation process does not cut through the connectors.
According to one embodiment of the present invention, the shielding layer and the connectors are formed from a conductive material by a spraying process, a sputtering process or a plating process.
According to one embodiment of the present invention, depending on whether the vias is filled up or partially filled, the shielding layer is formed simultaneously with a plurality of studs or plated via structures.
According to one embodiment of the present invention, the marking process comprises a laser digging process or a laser drilling process.
Based on the above, the shielding layer and the studs disposed on the substrate functions as an EMI shield of the chip package. According to the present invention, owning to the flexible and variable design of the shielding layer and the studs, the process window can be improved.
In order to the make the aforementioned and other objects, features and advantages of the present invention comprehensible, several embodiments accompanied with figures are described in detail below.
FIGS. 1A through 1F′ are schematic views showing manufacturing methods of the chip package according to preferred embodiments of the present invention.
FIGS. 6A through 6B′ are schematic views showing certain steps of the manufacturing method of the chip package according to one preferred embodiment of the present invention.
Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
The manufacturing methods as described in the present invention can be used for fabricating various package structures and are more suitable for fabricating stacked type packages, multiple-chip packages, or high frequency device packages (including radio frequency device packages). Moreover, the manufacturing methods as described in the present invention are compatible with packaging processes utilizing build-up substrate manufacturing process or array substrate manufacturing process.
FIGS. 1A through 1F′ are schematic views showing manufacturing methods of the chip package according to the preferred embodiments of the present invention. FIGS. 1D and 1D″ are shown in three-dimensional schematic views, while
Referring to
Referring to
Referring to
Referring to
On the other hand, the vias 135 may be arranged close to and within the boundary lines of the substrate 102 but are not located exactly on the boundary lines (the dotted lines) of the substrate 102, as shown in FIG. 1D″. The vias 135 may be arranged surrounding the location of the chip 120 and close to the boundary lines of the substrate 102. For example, the vias 135 are arranged in a ring-shaped pattern and is spaced out from the boundary lines of the substrate 102 by a preset distance d, and d can be varied according to product requirements. However, the subsequent sawing process will not cut through the vias 135 arranged near the sawing lines. In general, the sizes or the shape of the vias 135 can be altered depending on the shielding requisites or other electrical properties of the package or even varied in accordance with the processing parameters.
Referring to
Finally, referring to
Alternatively, as shown in FIG. 1E′, the shielding layer 140′ may be formed over the molding compound 130 to cover the top surface 130a of the molding compound 130, and to conformally cover the sidewalls 135a of the vias 135 and the exposed top surfaces 102a of the substrate 102 to form a plurality of plated via structures 144. This way, the shielding layer 140′ can be formed by depositing a metal material (not shown) to cover the molding compound without filling up the vias 135 by using a spray coating method, a plating method, or a sputtering method, for example. The plated via structure 144 may shaped as a cup or an inverted cap, depending on the shape or size of the vias 135. Following FIG. 1E′, as shown in FIG. 1F′, a singulation process is performed to cut through the matrix substrate 100 and the plated via structures 144 so as to obtain the individual chip packages 10 and semi-plated vias 144a. The singulation process may be a blade sawing process, for example.
According to another embodiment, as shown in
According to another embodiment, as shown in
Alternatively, as shown in
In brief, the studs (either cut semi-studs or uncut studs) or the plated via structures (either cut or uncut) can be considered as metal connectors of the top shielding layer. The shielding layer is physically and/or electrically connected to the underlying substrate through the studs (either cut semi-studs or uncut studs) or the plated via structures (either cut or uncut).
In accordance with the present invention, the manufacturing methods of the chip package shown in FIGS. 1A through 1F′ may be further modified and described in the following embodiments.
Following the process steps shown in
On the other hand, the trenches 635 may be arranged near and inside the boundary lines of the substrate 602 but are not exactly located on the boundary lines (the dotted lines) of the substrate 602, as shown in FIG. 6A″. The trenches 635 may be arranged close to the boundary lines of the substrate 602. However, the subsequent sawing process will not cut through the trenches 635 arranged near the sawing lines. In general, the sizes or the shape of the trenches 635 can be altered, depending on the shielding requisites or other electrical properties of the package or even varied in accordance with the processing parameters.
Similar to the step of
Finally, following the singulation process shown in
According to another embodiment, as shown in
Alternatively, as shown in
In brief, the solid ring structures (either cut ring structures or uncut ring structures) or the hollow ring structures (either cut or uncut) can be considered as metal connectors of the top shielding layer. The shielding layer is physically and/or electrically connected to the underlying substrate through the solid ring structures (either cut or uncut) or the hollow ring structures (either cut or uncut).
In the chip package structures of the present embodiment, the shielding layer and the connectors disposed on the substrate together function as an EMI shield, protecting the package from the EMI radiation from the surrounding radiation sources.
The design of the EMI shielding for the package structure of this invention can be flexibly adjusted according to the product requirements because the shape or locations of the vias 135 can be precisely controlled by the marking process. Furthermore, as the shielding layer includes connectors arranged within the molding compound, the EMI shielding performance is improved.
In summary, the shielding layer together with the conductive connectors can efficiently shelter the chip package of the present invention from the outside EMI radiation, thus boosting the EMI shielding. Following the manufacturing processes disclosed in the present invention, it is possible to establish an electrical ground path within the package structure, devoid of using an extra ground plane. Accordingly, such design is compatible with the packaging of high frequency devices, particularly, radio frequency devices.
Although the present invention has been disclosed above by the embodiments, they are not intended to limit the present invention. Anybody skilled in the art can make some modifications and alteration without departing from the spirit and scope of the present invention. Therefore, the protecting range of the present invention falls in the appended claims.
This application is a continuation of U.S. patent application Ser. No. 12/414,996, filed Mar. 31, 2009, now U.S. Pat. No. 8,093,690 which claims the priority benefit of U.S. provisional application Ser. No. 61/109,937, filed on Oct. 31, 2008. The entireties of the above-mentioned patent applications are hereby incorporated by reference herein and made a part of this specification.
Number | Name | Date | Kind |
---|---|---|---|
3390226 | Beyerlein | Jun 1968 | A |
4569786 | Deguchi | Feb 1986 | A |
4717948 | Sakai et al. | Jan 1988 | A |
4814205 | Arcilesi et al. | Mar 1989 | A |
4821007 | Fields et al. | Apr 1989 | A |
5140745 | McKenzie, Jr. | Aug 1992 | A |
5166772 | Soldner et al. | Nov 1992 | A |
5172077 | Funada | Dec 1992 | A |
5353498 | Fillion et al. | Oct 1994 | A |
5355016 | Swirbel et al. | Oct 1994 | A |
5557142 | Gilmore et al. | Sep 1996 | A |
5600181 | Scott et al. | Feb 1997 | A |
5639989 | Higgins, III | Jun 1997 | A |
5677511 | Taylor et al. | Oct 1997 | A |
5694300 | Mattei et al. | Dec 1997 | A |
5703761 | Heiss | Dec 1997 | A |
5726612 | Mandai et al. | Mar 1998 | A |
5729437 | Hashimoto | Mar 1998 | A |
5776798 | Quan et al. | Jul 1998 | A |
5847930 | Kazle | Dec 1998 | A |
5864088 | Sato et al. | Jan 1999 | A |
5886876 | Yamaguchi | Mar 1999 | A |
5895229 | Carney et al. | Apr 1999 | A |
5898344 | Hayashi | Apr 1999 | A |
5966052 | Sakai | Oct 1999 | A |
5977626 | Wang et al. | Nov 1999 | A |
5998867 | Jensen et al. | Dec 1999 | A |
6079099 | Uchida et al. | Jun 2000 | A |
6093972 | Carney et al. | Jul 2000 | A |
6150193 | Glenn | Nov 2000 | A |
6194250 | Melton et al. | Feb 2001 | B1 |
6225694 | Terui | May 2001 | B1 |
6255143 | Briar | Jul 2001 | B1 |
6261680 | Denman | Jul 2001 | B1 |
6369335 | Wajima | Apr 2002 | B1 |
6376769 | Chung | Apr 2002 | B1 |
6448632 | Takiar et al. | Sep 2002 | B1 |
6455864 | Featherby et al. | Sep 2002 | B1 |
6472598 | Glenn | Oct 2002 | B1 |
6472743 | Huang et al. | Oct 2002 | B2 |
6479903 | Briar | Nov 2002 | B2 |
6492194 | Bureau et al. | Dec 2002 | B1 |
6521978 | Fenk et al. | Feb 2003 | B2 |
6566596 | Askew | May 2003 | B1 |
6586822 | Vu et al. | Jul 2003 | B1 |
6602737 | Wu | Aug 2003 | B2 |
6614102 | Hoffman et al. | Sep 2003 | B1 |
6635953 | Wu | Oct 2003 | B2 |
6686649 | Mathews et al. | Feb 2004 | B1 |
6695985 | Igarashi et al. | Feb 2004 | B2 |
6740546 | Corisis et al. | May 2004 | B2 |
6740959 | Alcoe et al. | May 2004 | B2 |
6757181 | Villanueva | Jun 2004 | B1 |
6781231 | Minervini | Aug 2004 | B2 |
6800804 | Igarashi et al. | Oct 2004 | B2 |
6838776 | Leal et al. | Jan 2005 | B2 |
6856007 | Warner | Feb 2005 | B2 |
6865084 | Lin et al. | Mar 2005 | B2 |
6881896 | Ebihara | Apr 2005 | B2 |
6900383 | Babb et al. | May 2005 | B2 |
6928719 | Kim et al. | Aug 2005 | B2 |
6962869 | Bao et al. | Nov 2005 | B1 |
6967403 | Chuang et al. | Nov 2005 | B2 |
6975516 | Asahi et al. | Dec 2005 | B2 |
6992400 | Tikka et al. | Jan 2006 | B2 |
6998532 | Kawamoto et al. | Feb 2006 | B2 |
7030469 | Mahadevan et al. | Apr 2006 | B2 |
7045385 | Kim et al. | May 2006 | B2 |
7049682 | Mathews et al. | May 2006 | B1 |
7081661 | Takehara et al. | Jul 2006 | B2 |
7125744 | Takehara et al. | Oct 2006 | B2 |
7161252 | Tsuneoka et al. | Jan 2007 | B2 |
7180012 | Tsuneoka et al. | Feb 2007 | B2 |
7183498 | Ogura et al. | Feb 2007 | B2 |
7186928 | Kikuchi et al. | Mar 2007 | B2 |
7187060 | Usui | Mar 2007 | B2 |
7294587 | Asahi et al. | Nov 2007 | B2 |
7327015 | Yang et al. | Feb 2008 | B2 |
7342303 | Berry et al. | Mar 2008 | B1 |
7372151 | Fan et al. | May 2008 | B1 |
7445968 | Harrison et al. | Nov 2008 | B2 |
7446265 | Krohto et al. | Nov 2008 | B2 |
7451539 | Morris et al. | Nov 2008 | B2 |
7478474 | Koga | Jan 2009 | B2 |
7488903 | Kawagishi et al. | Feb 2009 | B2 |
7576415 | Cha et al. | Aug 2009 | B2 |
7629674 | Foster | Dec 2009 | B1 |
7633170 | Yang et al. | Dec 2009 | B2 |
7633765 | Scanlan et al. | Dec 2009 | B1 |
7643311 | Coffy | Jan 2010 | B2 |
7656047 | Yang et al. | Feb 2010 | B2 |
7700411 | Yang et al. | Apr 2010 | B2 |
7745910 | Olson et al. | Jun 2010 | B1 |
7829981 | Hsu | Nov 2010 | B2 |
20020053724 | Lai et al. | May 2002 | A1 |
20020093108 | Grigorov | Jul 2002 | A1 |
20040020673 | Mazurkiewicz | Feb 2004 | A1 |
20040063242 | Karnezos | Apr 2004 | A1 |
20040150097 | Gaynes et al. | Aug 2004 | A1 |
20040178500 | Usui | Sep 2004 | A1 |
20040231872 | Arnold et al. | Nov 2004 | A1 |
20040252475 | Tsuneoka et al. | Dec 2004 | A1 |
20050013082 | Kawamoto et al. | Jan 2005 | A1 |
20050029673 | Naka et al. | Feb 2005 | A1 |
20050039946 | Nakao | Feb 2005 | A1 |
20050045358 | Arnold | Mar 2005 | A1 |
20050056925 | Takehara et al. | Mar 2005 | A1 |
20050208702 | Kim | Sep 2005 | A1 |
20060145361 | Yang et al. | Jul 2006 | A1 |
20060148317 | Akaike et al. | Jul 2006 | A1 |
20060160261 | Sheats et al. | Jul 2006 | A1 |
20060266547 | Koga | Nov 2006 | A1 |
20080042301 | Yang et al. | Feb 2008 | A1 |
20080061407 | Yang et al. | Mar 2008 | A1 |
20080128890 | Choi et al. | Jun 2008 | A1 |
20080174013 | Yang et al. | Jul 2008 | A1 |
20090000114 | Rao et al. | Jan 2009 | A1 |
20090000815 | Hiner et al. | Jan 2009 | A1 |
20090000816 | Hiner et al. | Jan 2009 | A1 |
20090002969 | Madsen et al. | Jan 2009 | A1 |
20090002970 | Leahy et al. | Jan 2009 | A1 |
20090002971 | Carey et al. | Jan 2009 | A1 |
20090002972 | Carey et al. | Jan 2009 | A1 |
20090025211 | Hiner et al. | Jan 2009 | A1 |
20090035895 | Lee et al. | Feb 2009 | A1 |
20090075428 | Tang et al. | Mar 2009 | A1 |
20090102003 | Vogt et al. | Apr 2009 | A1 |
20090102033 | Raben | Apr 2009 | A1 |
20090194851 | Chiu et al. | Aug 2009 | A1 |
20090194852 | Chiu et al. | Aug 2009 | A1 |
20090230487 | Saitoh et al. | Sep 2009 | A1 |
20090230523 | Chien et al. | Sep 2009 | A1 |
20090230524 | Chien et al. | Sep 2009 | A1 |
20090230525 | Chien et al. | Sep 2009 | A1 |
20090230526 | Chen et al. | Sep 2009 | A1 |
20090236700 | Moriya | Sep 2009 | A1 |
20090256244 | Liao et al. | Oct 2009 | A1 |
20090261470 | Choi et al. | Oct 2009 | A1 |
20090294928 | Kim et al. | Dec 2009 | A1 |
20100006330 | Fu et al. | Jan 2010 | A1 |
20100013064 | Hsu | Jan 2010 | A1 |
20100032815 | An et al. | Feb 2010 | A1 |
20100109132 | Ko et al. | May 2010 | A1 |
20100110656 | Ko et al. | May 2010 | A1 |
20100199492 | Hiner et al. | Aug 2010 | A1 |
20100207257 | Lee | Aug 2010 | A1 |
20100207258 | Eun et al. | Aug 2010 | A1 |
20100207259 | Liao et al. | Aug 2010 | A1 |
20110006408 | Liao | Jan 2011 | A1 |
20110115059 | Lee et al. | May 2011 | A1 |
20110115060 | Chiu et al. | May 2011 | A1 |
20110115066 | Kim et al. | May 2011 | A1 |
20110127654 | Weng et al. | Jun 2011 | A1 |
Number | Date | Country |
---|---|---|
1442033 | Sep 2003 | CN |
1774804 | May 2006 | CN |
55044737 | Mar 1980 | JP |
58122759 | Jul 1983 | JP |
59051555 | Mar 1984 | JP |
63262860 | Oct 1988 | JP |
64037043 | Feb 1989 | JP |
64064298 | Mar 1989 | JP |
2078299 | Mar 1990 | JP |
3023654 | Jan 1991 | JP |
3171652 | Jul 1991 | JP |
4206858 | Jul 1992 | JP |
5129476 | May 1993 | JP |
8288686 | Jan 1996 | JP |
2003273571 | Sep 2003 | JP |
WO2004060034 | Jul 2004 | WO |
WO2006076613 | Jul 2006 | WO |
Number | Date | Country | |
---|---|---|---|
20120098109 A1 | Apr 2012 | US |
Number | Date | Country | |
---|---|---|---|
61109937 | Oct 2008 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12414996 | Mar 2009 | US |
Child | 13315039 | US |