Integrated circuit packaging system with a component in an encapsulant cavity and method of fabrication thereof

Information

  • Patent Grant
  • 8309397
  • Patent Number
    8,309,397
  • Date Filed
    Monday, September 19, 2011
    13 years ago
  • Date Issued
    Tuesday, November 13, 2012
    11 years ago
Abstract
A method for fabricating an encapsulant cavity integrated circuit package system includes: providing an interposer; forming a first integrated circuit package with an inverted bottom terminal having an encapsulant cavity and the interposer; and attaching a component on the interposer in the encapsulant cavity.
Description
TECHNICAL FIELD

The present invention relates generally to integrated circuit package systems, and more particularly to a system for an encapsulant cavity integrated circuit package system.


BACKGROUND ART

Integrated circuits are used in many portable electronic products, such as cell phones, portable computers, voice recorders, etc. as well as in many larger electronic systems, such as cars, planes, industrial control systems, etc. Across virtually all applications, there continues to be demand for reducing the size and increasing performance of the devices. The intense demand is no more visible than in portable electronics that have become so ubiquitous.


Wafer manufacturing strives to reduce transistor or capacitor feature size in order to increase circuit density and enhance functionality. Device geometries with sub-micron line widths are so common that individual chips routinely contain millions of electronic devices. Reduced feature size has been quite successful in improving electronic systems, and continuous development is expected in the future. However, significant obstacles to further reduction in feature size are being encountered. These obstacles include defect density control, optical system resolution limits, and availability of processing material and equipment. Attention has therefore increasingly shifted to semiconductor packaging as a means to fulfill the relentless demands for enhanced system performance.


Drawbacks of conventional designs include a relatively large footprint of the package on the mounting surface of motherboard. The footprint reflects what is typically the maximum dimension of the package, namely, the x-y dimension of the package. In applications where mounting space is at a premium, such as pagers, portable telephones, and personal computers, among others, a large footprint is undesirable. With the goal of increasing the amount of circuitry in a package, but without increasing the area of the package so that the package does not take up any more space on the circuit board, manufacturers have been stacking two or more die within a single package. Unfortunately, sufficient overlap for electrical interconnect and large footprint top packages have plagued previous stacked package or package on package designs.


Thus a need still remains for an integrated circuit package system to provide reduced area and volume. In view of the increasing demand for density of integrated circuits and particularly portable electronic products, it is increasingly critical that answers be found to these problems.


Solutions to these problems have been long sought but prior developments have not taught or suggested any solutions and, thus, solutions to these problems have long eluded those skilled in the art.


DISCLOSURE OF THE INVENTION

The present invention provides a method for fabricating an encapsulant cavity integrated circuit package system including: providing an interposer; forming a first integrated circuit package with an inverted bottom terminal having an encapsulant cavity and the interposer; and attaching a component on the interposer in the encapsulant cavity.


The present invention provides an encapsulant cavity integrated circuit package system, including: an interposer; a first integrated circuit package with an inverted bottom terminal having an encapsulant cavity and the interposer; and a component on the interposer in the encapsulant cavity.


Certain embodiments of the invention have other aspects in addition to or in place of those mentioned or obvious from the above. The aspects will become apparent to those skilled in the art from a reading of the following detailed description when taken with reference to the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a cross-sectional view of an encapsulant cavity integrated circuit package system in an embodiment of the present invention;



FIG. 2 is a plan view of the second surface of the interposer of the encapsulant cavity integrated circuit package system;



FIG. 3 is a cross-sectional view of the encapsulant cavity integrated circuit package system in a second package-mounting phase;



FIG. 4 is a cross-sectional view of an encapsulant cavity integrated circuit package system in an alternative embodiment of the present invention;



FIG. 5 is a plan view of the second surface of the interposer of the encapsulant cavity integrated circuit package system;



FIG. 6 is a cross-sectional view of an encapsulant cavity integrated circuit package system in another alternative embodiment of the present invention;



FIG. 7 is a plan view of the second surface of the interposer of the encapsulant cavity integrated circuit package system;



FIG. 8 is a cross-sectional view of an encapsulant cavity integrated circuit package system in yet another alternative embodiment of the present invention;



FIG. 9 is a cross-sectional view of an encapsulant cavity integrated circuit package system in yet another alternative embodiment of the present invention;



FIG. 10 is a cross-sectional view of an encapsulant cavity integrated circuit package system in yet another alternative embodiment of the present invention;



FIG. 11 is a cross-sectional view of an encapsulant cavity integrated circuit package system in yet another alternative embodiment of the present invention;



FIG. 12 is a cross-sectional view of an encapsulant cavity integrated circuit package system in yet another alternative embodiment of the present invention;



FIG. 13 is a cross-sectional view of an encapsulant cavity integrated circuit package system in yet another alternative embodiment of the present invention;



FIG. 14 is a cross-sectional view of an encapsulant cavity integrated circuit package system in yet another alternative embodiment of the present invention; and



FIG. 15 is a flow chart of a system for an encapsulant cavity integrated circuit package system.





BEST MODE FOR CARRYING OUT THE INVENTION

In the following description, numerous specific details are given to provide a thorough understanding of the invention. However, it will be apparent that the invention may be practiced without these specific details. In order to avoid obscuring the present invention, some well-known circuits, and process steps are not disclosed in detail.


Likewise, the drawings showing embodiments of the apparatus/device are semi-diagrammatic and not to scale and, particularly, some of the dimensions are for the clarity of presentation and are shown greatly exaggerated in the drawing FIGs. Similarly, although the sectional views in the drawings for ease of description show the invention with surfaces as oriented downward, this arrangement in the FIGs. is arbitrary and is not intended to suggest that invention should necessarily be in a downward direction. Generally, the device can be operated in any orientation. The same numbers are used in all the drawing FIGs. to relate to the same elements.


The term “horizontal” as used herein is defined as a plane parallel to the conventional plane or surface of the invention, regardless of its orientation. The term “vertical” refers to a direction perpendicular to the horizontal as just defined. Terms, such as “on”, “above”, “below”, “bottom”, “top”, “side” (as in “sidewall”), “higher”, “lower”, “upper”, “over”, and “under”, are defined with respect to the horizontal plane.


The term “processing” as used herein includes deposition of material or photoresist, patterning, exposure, development, etching, cleaning, and/or removal of the material or photoresist as required in forming a described structure.


Referring now to FIG. 1, therein is shown a cross-sectional view of an encapsulant cavity integrated circuit package system 100 in an embodiment of the present invention. The encapsulant cavity integrated circuit package system 100 includes an encapsulant cavity 102 with an interposer 104, such as an LGA interposer. A first surface 106 of the interposer 104 is attached to a first integrated circuit 108 and a second surface 110 of the interposer 104 provides a surface for mounting a component such as a second integrated circuit package 112 as well as second electrical interconnects 114. The second surface 110 is the side of the interposer 104 facing away from the first surface 106. The encapsulant cavity 102 with the interposer 104 provides an area efficient mounting region for the second integrated circuit package 112. The second integrated circuit package 112 may be tested prior to attachment providing increased yield and improved costs for the encapsulant cavity integrated circuit package system 100.


The first integrated circuit 108 mounts and electrically connects to the first surface 106 of the interposer 104. After mounting and electrical connection, the first integrated circuit 108 is encapsulated with a first encapsulant 116 to form a first integrated circuit package 118. The first integrated circuit package 118 is attached to a substrate 120 using a die-attach bond 122, such as a thermally conductive adhesive or a film adhesive. A second encapsulant 124 is formed over the substrate 120 that may have passive devices 126 and the second electrical interconnects 114 between the second surface 110 of the interposer 104 and the substrate 120. The substrate 120 includes contact pads 128, vias 130, and interconnect pads 132. Terminal interconnects 134, such as solder balls, are mounted to the interconnect pads 132.


The second encapsulant 124 protects the passive devices 126, the second interconnects 114 and the substrate 120. Further, the second encapsulant 124 is formed with the encapsulant cavity 102 having the second surface 110 of the interposer 104 substantially exposed for attaching the second integrated circuit package 112. An underfill 136 may be applied under the second integrated circuit package 112 and to the encapsulant cavity 102 and the second surface 110 of the interposer 104. The underfill 136 may provide protection and structural integrity to the interposer 104 and the second integrated circuit package 112.


The first integrated circuit package 118 with an inverted bottom terminal, such as an LGA, Bottom Lead Package or QFN, provides an attachment surface on the interposer 104. The interposer 104 enables many types of the first integrated circuit package 118, many functions of the second integrated circuit package 112 and mounting the second integrated circuit package 112 within planar dimensions of the first integrated circuit package 118. It has been discovered that the first integrated circuit package 118 with the inverted bottom terminal allows the use of a smaller footprint for the second integrated circuit package 112 improving size and cost of the encapsulant cavity integrated circuit package system 100.


Referring now to FIG. 2, therein is shown a plan view of the second surface 110 of the interposer 104 of the encapsulant cavity integrated circuit package system 100. The second surface 110 of the interposer 104 includes terminal pads 202 and bond fingers 204. The terminal pads 202 provide electrical and mechanical mounting surfaces for the second integrated circuit package 112. The bond fingers 204 of the interposer 104 and the substrate 120 are electrically connected with the second electrical interconnects 114. The terminal pads 202 are electrically connected to the bond fingers 204 by electrical traces (not shown) completing an electrical connection between the second integrated circuit package 112, the first integrated circuit 108 and the substrate 120.


Referring now to FIG. 3, therein is shown a cross-sectional view of the encapsulant cavity integrated circuit package system 100 in a second package-mounting phase. The encapsulant cavity integrated circuit package system 100 includes the encapsulant cavity 102 and the second surface 110 of the interposer 104 substantially exposed. The second surface 110 of the interposer 104 includes the terminal pads 202 for mounting the second integrated circuit package 112. The second integrated circuit package 112 may be tested to ensure having a known good die (KGD) prior to attachment, such as surface mount, to the second surface 110 of the interposer 104. The second integrated circuit package 112 may be an area array package or a direct chip attach, surface mounted to the second surface 110 of the interposer 104.


Referring now to FIG. 4, therein is shown a cross-sectional view of an encapsulant cavity integrated circuit package system 400 in an alternative embodiment of the present invention. In a manner similar to the encapsulant cavity integrated circuit package system 100 of FIG. 1, the encapsulant cavity integrated circuit package system 400 provides an encapsulant cavity 402 with an interposer 404, such as an LGA interposer. Similarly, a first surface 406 of the interposer 404 is attached to a first integrated circuit 408 and a second surface 410 of the interposer 404 provides a surface for mounting a component such as a leaded package 412 as well as second electrical interconnects 414. The first integrated circuit 408 is mounted to a substrate 416. The leaded package 412 may be surface mounted to the second surface 410 of the interposer 404.


Referring now to FIG. 5, therein is shown a plan view of the second surface 410 of the interposer 404 of the encapsulant cavity integrated circuit package system 400. The second surface 410 of the interposer 404 includes terminal pads 502 and bond fingers 504. The terminal pads 502 provide electrical mounting surfaces, such as surface mount, for the second integrated circuit package 412 of FIG. 4 (not shown). The bond fingers 504 of the interposer 404 of FIG. 4 (not shown) and the substrate 416 of FIG. 4 (not shown) are electrically connected with the second electrical interconnects 414 of FIG. 4 (not shown). The terminal pads 502 are electrically connected to the bond fingers 504 by electrical traces (not shown) completing an electrical connection between the second integrated circuit package 412, the first integrated circuit 408 of FIG. 4 (not shown) and the substrate 416.


Referring now to FIG. 6, therein is shown a cross-sectional view of an encapsulant cavity integrated circuit package system 600 in another alternative embodiment of the present invention. In a manner similar to the encapsulant cavity integrated circuit package system 100 of FIG. 1, the encapsulant cavity integrated circuit package system 600 provides an encapsulant cavity 602 with an interposer 604, such as an LGA interposer. Similarly, a first surface 606 of the interposer 604 is attached to a first integrated circuit 608 and a second surface 610 of the interposer 604 provides a surface for mounting a component such as a leadless package 612 as well as second electrical interconnects 614. The first integrated circuit 608 is mounted to a substrate 616. The leadless package 612 may be surface mounted to the second surface 610 of the interposer 604.


The leadless package 612 can include an integrated circuit die 618. The integrated circuit die 618 can be attached a die paddle 620 and can be connected to leads 622. The leads 622 and the die paddle 620 can also attach to the interposer 604.


Referring now to FIG. 7, therein is shown a plan view of the second surface 610 of the interposer 604 of the encapsulant cavity integrated circuit package system 600. The second surface 610 of the interposer 604 includes terminal pads 702 and bond fingers 704. The terminal pads 702 provide electrical mounting surfaces, such as surface mount, for the second integrated circuit package 612 of FIG. 6 (not shown). The bond fingers 704 of the interposer 604 of FIG. 6 (not shown) and the substrate 616 of FIG. 6 (not shown) are electrically connected with the second electrical interconnects 614 of FIG. 6 (not shown). The terminal pads 702 are electrically connected to the bond fingers 704 by electrical traces (not shown) completing an electrical connection between the second integrated circuit package 612 of FIG. 6 (not shown) and the substrate 616.


The leads 622 of FIG. 6 can attach to the terminal pads 702. The die paddle 620 can attach to inner pads 706. The inner pads 706 can be the located in the inner most location on the interposer 604 relative to the terminal pads 702 and the bond fingers 704. The size and pitch of the bond fingers 704 is smaller than those for the terminal pads 702. The size and pitch of the inner pads 706 are smaller than those for the terminal pads 702.


Referring now to FIG. 8, therein is shown a cross-sectional view of an encapsulant cavity integrated circuit package system 800 in yet another alternative embodiment of the present invention. The encapsulant cavity integrated circuit package system 800 includes an encapsulant cavity 802 with an interposer 804, such as an LGA interposer. A first surface 806 of the interposer 804 is attached to a first integrated circuit 808 and a second surface 810 of the interposer 804 provides a surface for mounting a component such as a second integrated circuit package 812 as well as second electrical interconnects 814.


The first integrated circuit 808 mounts and electrically connects to the first surface 806 of the interposer 804. After mounting and electrical connection, the first integrated circuit 808 is encapsulated with a first encapsulant 816 to form a first integrated circuit package 818. A substrate 820 includes a third integrated circuit package 822. The first integrated circuit package 818 is attached on the third integrated circuit package 822 using a die-attach bond 824, such as a thermally conductive adhesive or a film adhesive.


A second encapsulant 826 is formed over the substrate 820 that may include passive devices 828 and the second electrical interconnects 814 between the second surface 810 of the interposer 804 and the substrate 820. The substrate 820 includes contact pads 830, vias 832, and interconnect pads 834. Terminal interconnects 836, such as solder balls, are mounted to the interconnect pads 834.


The second encapsulant 826 protects the passive devices 828, the second interconnects 814 and the substrate 820. Further, the second encapsulant 826 is formed with the encapsulant cavity 802 having the second surface 810 of the interposer 804 substantially exposed for attaching the second integrated circuit package 812. An underfill 838 may be applied under the second integrated circuit package 812 and to the encapsulant cavity 802 and the second surface 810 of the interposer 804. The underfill 838 may provide protection and structural integrity to the interposer 804 and the second integrated circuit package 812.


Referring now to FIG. 9, therein is shown a cross-sectional view of an encapsulant cavity integrated circuit package system 900 in yet another alternative embodiment of the present invention. The encapsulant cavity integrated circuit package system 900 includes an encapsulant cavity 902 with an interposer 904, such as an LGA interposer. A first surface 906 of the interposer 904 is attached to a first integrated circuit 908 and a second surface 910 of the interposer 904 provides a surface for mounting a component such as a second integrated circuit package 912 as well as second electrical interconnects 914.


The first integrated circuit 908 mounts and electrically connects to the first surface 906 of the interposer 904. After mounting and electrical connection, the first integrated circuit 908 is encapsulated with a first encapsulant 916 to form a first integrated circuit package 918. A substrate 920 includes a third integrated circuit 922. The first integrated circuit package 918 is attached to a spacer 924 on the third integrated circuit 922.


A second encapsulant 926 is formed over the substrate 920 that may include passive devices 928 and the second electrical interconnects 914 between the second surface 910 of the interposer 904 and the substrate 920. The substrate 920 includes contact pads 930, vias 932, and interconnect pads 934. Terminal interconnects 936, such as solder balls, are mounted to the interconnect pads 934.


The second encapsulant 926 protects the passive devices 928, the second interconnects 914 and the substrate 920. Further, the second encapsulant 926 is formed with the encapsulant cavity 902 having the second surface 910 of the interposer 904 substantially exposed for attaching the second integrated circuit package 912. An underfill 938 may be applied under the second integrated circuit package 912 and to the encapsulant cavity 902 and the second surface 910 of the interposer 904. The underfill 938 may provide protection and structural integrity to the interposer 904 and the second integrated circuit package 912.


Referring now to FIG. 10, therein is shown a cross-sectional view of an encapsulant cavity integrated circuit package system 1000 in yet another alternative embodiment of the present invention. In a manner similar to the encapsulant cavity integrated circuit package system 900 of FIG. 9, the encapsulant cavity integrated circuit package system 1000 provides an encapsulant cavity 1002 with an interposer 1004, such as an LGA interposer. Similarly, a first surface 1006 of the interposer 1004 is attached to a first integrated circuit 1008 and a second surface 1010 of the interposer 1004 provides a surface for mounting components such as passive devices 1012 as well as second electrical interconnects 1014. The passive devices 1012 may be surface mounted to the second surface 1010 of the interposer 104.


Referring now to FIG. 11, therein is shown a cross-sectional view of an encapsulant cavity integrated circuit package system 1100 in yet another alternative embodiment of the present invention. In a manner similar to the encapsulant cavity integrated circuit package system 100 of FIG. 1, the encapsulant cavity integrated circuit package system 1100 provides an encapsulant cavity 1102 with an interposer 1104, such as an LGA interposer. Similarly, a first surface 1106 of the interposer 1104 is attached to a first integrated circuit 1108 and a second surface 1110 of the interposer 1104 provides a surface for mounting components such as system device packages 1112 as well as second electrical interconnects 1114. The system device packages 1112 may include surface-mount package technology, such as area array packages, leaded packages, or direct chip attach. Further, the system device packages 1112 may include passive device integration and surface mount to the second surface 1110 of the interposer 1104.


Referring now to FIG. 12, therein is shown a cross-sectional view of an encapsulant cavity integrated circuit package system 1200 in yet another alternative embodiment of the present invention. In a manner similar to the encapsulant cavity integrated circuit package system 100 of FIG. 1, the encapsulant cavity integrated circuit package system 1200 provides an encapsulant cavity 1202 with an interposer 1204, such as an LGA interposer. Similarly, a first surface 1206 of the interposer 1204 is attached to a first integrated circuit 1208 and a second surface 1210 of the interposer 1204 provides a surface for mounting components such as system devices 1212 as well as second electrical interconnects 1214. The system devices 1212 may include chip-scale package technology, such as chip on board, flip chip, or direct chip attach. Further, the system devices 1212 may include passive devices and surface mount to the second surface 1210 of the interposer 1204. Third electrical interconnects 1216 may connect the system devices 1212 to the second surface 1210 of the interposer 1204. A third encapsulant 1218 may be applied over the system devices 1212.


Referring now to FIG. 13, therein is shown a cross-sectional view of an encapsulant cavity integrated circuit package system 1300 in yet another alternative embodiment of the present invention. In a manner similar to the encapsulant cavity integrated circuit package system 100 of FIG. 1, the encapsulant cavity integrated circuit package system 1300 provides an encapsulant cavity 1302 with an interposer 1304, such as an LGA interposer. Similarly, a first surface 1306 of the interposer 1304 is attached to a first integrated circuit 1308 and a second surface 1310 of the interposer 1304 provides a surface for mounting components such as an optical sensor device 1312 as well as second electrical interconnects 1314.


The optical sensor device 1312 may surface mount to the second surface 1310 of the interposer 1304. The optical sensor device 1312 is electrically connected to the second surface 1310 of the interposer 1304 and encapsulated with an optical lid 1316, such as a transparent window, and a sealing dam 1318.


Referring now to FIG. 14, therein is shown a cross-sectional view of an encapsulant cavity integrated circuit package system 1400 in yet another alternative embodiment of the present invention. In a manner similar to the encapsulant cavity integrated circuit package system 100 of FIG. 1, the encapsulant cavity integrated circuit package system 1400 provides an encapsulant cavity 1402 with an interposer 1404, such as an LGA interposer. Similarly, a first surface 1406 of the interposer 1404 is attached to a first integrated circuit 1408 and a second surface 1410 of the interposer 1404 provides a surface for mounting components such as an optical sensor device 1412 as well as second electrical interconnects 1414.


The optical sensor device 1412 may surface mount to the second surface 1410 of the interposer 1404. The optical sensor device 1412 is electrically connected to the second surface 1410 of the interposer 1404 and encapsulated with an optical lid 1416, such as a transparent window, using an adhesive, such as a lid sealant. The encapsulant cavity 1402 is formed having a recess for the optical lid 1416 eliminating the need for the sealing dam 1318 of FIG. 13 (not shown). A lid sealant 1418, such as an adhesive, is applied between the optical lid 1416 and the encapsulant cavity 1402.


Referring now to FIG. 15 is a flow chart of a system 1500 for the encapsulant cavity integrated circuit package system 100. The system 1500 includes providing an interposer in a block 1502; forming a first integrated circuit package with an inverted bottom terminal having an encapsulant cavity and the interposer in a block 1504; and attaching a component on the interposer in the encapsulant cavity in a block 1506.


In greater detail, a method to fabricate the encapsulant cavity integrated circuit package system 100, in an embodiment of the present invention, is performed as follows:

    • 1. Mounting the first integrated circuit 108 on the first surface 106 of the interposer 104. (FIG. 1)
    • 2. Molding the first encapsulant 116 over the first integrated circuit 108 forming the first integrated circuit package 118. (FIG. 1)
    • 3. Mounting the first integrated circuit package 118 over the substrate 120. (FIG. 1)
    • 4. Molding the second encapsulant 124 over the first integrated circuit package 118 and the substrate 120 forming the encapsulant cavity 102 having the second surface 110 of the interposer 104 substantially exposed. (FIG. 1)
    • 5. Mounting a component on the second surface 110 of the interposer 104 in the encapsulant cavity 102. (FIG. 1)


It has been discovered that the present invention thus has numerous aspects.


An aspect is that the present invention allows the top package to be of a smaller size. The interposer provides interconnection of a top package without the need for large dimensions to provide for overlapping the bottom integrated circuit. Enabling a smaller top package provides improved signal integrity as well as significant area and space savings.


It has been discovered that the disclosed structure allows the top known good die to be attached in many forms, such as direct chip attach, chip on board, flip chip, area array packages, leaded packages, or leadless packages. The interposer provides a flexible interface for compatibility to several different or multiple package connections.


It has also been discovered that the disclosed structure provides for the integration of integrated circuits of many types, such as passive devices, integrated circuits, integrated circuits with integrated passives, or optical sensors. The encapsulant cavity combined with the interposer provides a compatible packaging system for several different component types.


Yet another discovery of the disclosed structure is that the disclosed structure provides for a package on package (PoP). The encapsulant cavity and interposer are compatible with both components and other packages. Other packages may be mounted on the first integrated circuit package with the encapsulant cavity and the interposer.


Yet another discovery of the disclosed structure provides for a system in package (SiP). By providing for several attachment types and many device or component types, components of a system can be combined within the disclosed structure. The smaller size, flexibility and compatibility provide a broad range of system applications.


These and other valuable aspects of the present invention consequently further the state of the technology to at least the next level.


Thus, it has been discovered that the encapsulant cavity integrated circuit package system method and apparatus of the present invention furnish important and heretofore unknown and unavailable solutions, capabilities, and functional aspects. The resulting processes and configurations are straightforward, cost-effective, uncomplicated, highly versatile and effective, can be implemented by adapting known technologies, and are thus readily suited for efficient and economical manufacturing.


While the invention has been described in conjunction with a specific best mode, it is to be understood that many alternatives, modifications, and variations will be apparent to those skilled in the art in light of the aforegoing description. Accordingly, it is intended to embrace all such alternatives, modifications, and variations, which fall within the scope of the included claims. All matters hithertofore set forth herein or shown in the accompanying drawings are to be interpreted in an illustrative and non-limiting sense.

Claims
  • 1. A method for fabricating an encapsulant cavity integrated circuit package system comprising: providing an interposer;forming a first integrated circuit package, with an inverted bottom terminal, having an integrated circuit, an encapsulant cavity, and the interposer; andattaching a component on the interposer in the encapsulant cavity, the integrated circuit electrically connected to a side of the interposer facing away from the component.
  • 2. The method as claimed in claim 1 wherein attaching the component comprises attaching system device packages having surface-mount package technology.
  • 3. The method as claimed in claim 1 wherein attaching the component comprises attaching system devices having chip-scale package technology.
  • 4. The method as claimed in claim 1 wherein forming the first integrated circuit package system having the interposer includes providing the interposer having bond fingers along a perimeter of the interposer and inner pads with terminal pads between the bond fingers and the terminal pads.
  • 5. The method as claimed in claim 1 wherein: forming the first integrated circuit package system having the interposer includes providing the interposer having bond fingers along a perimeter of the interposer and inner pads with terminal pads between the bond fingers and the terminal pads; and
  • 6. An encapsulant cavity integrated circuit package system comprising: an interposer;a first integrated circuit package, with an inverted bottom terminal, having an integrated circuit, an encapsulant cavity, and the interposer; anda component on the interposer in the encapsulant cavity, the integrated circuit electrically connected to a side of the interposer facing away from the component.
  • 7. The system as claimed in claim 6 wherein the component comprises system device packages having surface-mount package technology.
  • 8. The system as claimed in claim 6 wherein the component comprises system devices having chip-scale package technology.
  • 9. The method as claimed in claim 6 wherein the interposer includes bond fingers along a perimeter of the interposer and inner pads with terminal pads between the bond fingers and the terminal pads.
  • 10. The method as claimed in claim 6 wherein: the interposer includes bond fingers along a perimeter of the interposer and inner pads with terminal pads between the bond fingers and the terminal pads; and
CROSS-REFERENCE TO RELATED APPLICATION(S)

This application is a continuation of U.S. patent application Ser. No. 12/892,907 filed Sep. 28, 2010, now U.S. Pat. No. 8,021,924, which is a continuation of U.S. patent application Ser. No. 12/057,299 filed Mar. 27, 2008, now U.S. Pat. No. 7,855,100 B2, which is a continuation of U.S. patent application Ser. No. 11/306,628, filed Jan. 4, 2006, now U.S. Pat. No. 7,364,945 B2, which claims the benefit of U.S. Provisional Patent Application Ser. No. 60/667,277 filed Mar. 31, 2005, and the subject matter thereof is hereby incorporated herein by reference thereto.

US Referenced Citations (275)
Number Name Date Kind
4524121 Gleim et al. Jun 1985 A
4697203 Sakai et al. Sep 1987 A
4764804 Sahara et al. Aug 1988 A
4894707 Yamawaki et al. Jan 1990 A
5186383 Melton et al. Feb 1993 A
5214307 Davis May 1993 A
5214308 Nishiguchi et al. May 1993 A
5222014 Lin Jun 1993 A
5229960 De Givry Jul 1993 A
5269453 Melton et al. Dec 1993 A
5340771 Rostoker Aug 1994 A
5373189 Massit et al. Dec 1994 A
5436203 Lin Jul 1995 A
5444296 Kaul et al. Aug 1995 A
5495398 Takiar et al. Feb 1996 A
5550711 Burns et al. Aug 1996 A
5579207 Hayden et al. Nov 1996 A
5607227 Yasumoto et al. Mar 1997 A
5650667 Liou Jul 1997 A
5652185 Lee Jul 1997 A
5734199 Kawakita et al. Mar 1998 A
5744863 Culnane et al. Apr 1998 A
5748452 Londa May 1998 A
5760478 Bozso et al. Jun 1998 A
5811351 Kawakita et al. Sep 1998 A
5824569 Brooks et al. Oct 1998 A
5828128 Higashiguchi et al. Oct 1998 A
5844315 Melton et al. Dec 1998 A
5854507 Miremadi et al. Dec 1998 A
5874781 Fogal et al. Feb 1999 A
5898219 Barrow Apr 1999 A
5899705 Akram May 1999 A
5903049 Mori May 1999 A
5963430 Londa Oct 1999 A
5973337 Knapp et al. Oct 1999 A
5977640 Bertin et al. Nov 1999 A
5977641 Takahashi et al. Nov 1999 A
5982633 Jeansonne Nov 1999 A
5994166 Akram et al. Nov 1999 A
6025648 Takahashi et al. Feb 2000 A
RE36613 Ball Mar 2000 E
6034875 Heim et al. Mar 2000 A
6075289 Distefano Jun 2000 A
6083775 Huang et al. Jul 2000 A
6083811 Riding et al. Jul 2000 A
6101100 Londa Aug 2000 A
6107164 Ohuchi Aug 2000 A
6118176 Tao et al. Sep 2000 A
6121682 Kim Sep 2000 A
6130448 Bauer et al. Oct 2000 A
6133626 Hawke et al. Oct 2000 A
6143588 Glenn Nov 2000 A
6144507 Hashimoto Nov 2000 A
6157080 Tamaki et al. Dec 2000 A
6165815 Ball Dec 2000 A
6201266 Ohuchi et al. Mar 2001 B1
6201302 Tzu Mar 2001 B1
6204562 Ho et al. Mar 2001 B1
6225699 Ference et al. May 2001 B1
6238949 Nguyen et al. May 2001 B1
6242932 Hembree Jun 2001 B1
6246123 Landers, Jr. et al. Jun 2001 B1
6265766 Moden Jul 2001 B1
6266197 Glenn et al. Jul 2001 B1
6274930 Vaiyapuri et al. Aug 2001 B1
6291263 Huang Sep 2001 B1
6291884 Glenn et al. Sep 2001 B1
6294406 Bertin et al. Sep 2001 B1
6297131 Yamada et al. Oct 2001 B1
6316735 Higashiguchi Nov 2001 B1
6316838 Ozawa et al. Nov 2001 B1
6333552 Kakimoto et al. Dec 2001 B1
6340846 LoBianco et al. Jan 2002 B1
6353257 Huang Mar 2002 B1
6358773 Lin et al. Mar 2002 B1
6369454 Chung Apr 2002 B1
6372551 Huang Apr 2002 B1
6376904 Haba et al. Apr 2002 B1
6379988 Peterson et al. Apr 2002 B1
6384472 Huang May 2002 B1
6388313 Lee et al. May 2002 B1
6396116 Kelly et al. May 2002 B1
6400007 Wu et al. Jun 2002 B1
6407381 Glenn et al. Jun 2002 B1
6407456 Ball Jun 2002 B1
6410861 Huang et al. Jun 2002 B1
6413798 Asada Jul 2002 B2
6414381 Takeda Jul 2002 B1
6420204 Glenn Jul 2002 B2
6420244 Lee Jul 2002 B2
6424050 Komiyama Jul 2002 B1
6441496 Chen et al. Aug 2002 B1
6445064 Ishii et al. Sep 2002 B1
6455353 Lin Sep 2002 B2
6462421 Hsu et al. Oct 2002 B1
6472732 Terui Oct 2002 B1
6489676 Taniguchi et al. Dec 2002 B2
6492726 Quek et al. Dec 2002 B1
6501165 Farnworth et al. Dec 2002 B1
6503780 Glenn et al. Jan 2003 B1
6509639 Lin Jan 2003 B1
6512219 Webster et al. Jan 2003 B1
6512303 Moden Jan 2003 B2
6529027 Akram et al. Mar 2003 B1
6534419 Ong Mar 2003 B1
6538319 Terui Mar 2003 B2
6541857 Caletka et al. Apr 2003 B2
6545365 Kondo et al. Apr 2003 B2
6545366 Michii et al. Apr 2003 B2
6552423 Song et al. Apr 2003 B2
6555902 Lo et al. Apr 2003 B2
6555917 Heo Apr 2003 B1
6566745 Beyne et al. May 2003 B1
6570249 Liao et al. May 2003 B1
6571466 Glenn et al. Jun 2003 B1
6580169 Sakuyama et al. Jun 2003 B2
6583503 Akram et al. Jun 2003 B2
6590281 Wu et al. Jul 2003 B2
6593647 Ichikawa Jul 2003 B2
6593648 Emoto Jul 2003 B2
6593662 Pu et al. Jul 2003 B1
6599779 Shim et al. Jul 2003 B2
6607937 Corisis Aug 2003 B1
6610563 Waitl et al. Aug 2003 B1
6611063 Ichinose et al. Aug 2003 B1
6613980 McGhee et al. Sep 2003 B1
6617198 Brooks Sep 2003 B2
6621169 Kikuma et al. Sep 2003 B2
6621172 Nakayama et al. Sep 2003 B2
6627864 Glenn et al. Sep 2003 B1
6627979 Park Sep 2003 B2
6642609 Minamio et al. Nov 2003 B1
6649445 Qi et al. Nov 2003 B1
6649448 Tomihara Nov 2003 B2
6650019 Glenn et al. Nov 2003 B2
6667556 Moden Dec 2003 B2
6674156 Bayan et al. Jan 2004 B1
6690089 Uchida Feb 2004 B2
6692993 Li et al. Feb 2004 B2
6693364 Tao et al. Feb 2004 B2
6700178 Chen et al. Mar 2004 B2
6700192 Matsuzawa et al. Mar 2004 B2
6706557 Koopmans Mar 2004 B2
6707140 Nguyen et al. Mar 2004 B1
6713366 Mong et al. Mar 2004 B2
6716670 Chiang Apr 2004 B1
6734539 Degani et al. May 2004 B2
6734552 Combs et al. May 2004 B2
6734569 Appelt et al. May 2004 B2
6737750 Hoffman et al. May 2004 B1
6740980 Hirose May 2004 B2
6746894 Fee et al. Jun 2004 B2
6747361 Ichinose Jun 2004 B2
6762488 Maeda et al. Jul 2004 B2
6774475 Blackshear et al. Aug 2004 B2
6777799 Kikuma et al. Aug 2004 B2
6777819 Huang Aug 2004 B2
6784534 Glenn et al. Aug 2004 B1
6787915 Uchida et al. Sep 2004 B2
6787916 Halahan Sep 2004 B2
6791036 Chen et al. Sep 2004 B1
6791076 Webster Sep 2004 B2
6794741 Lin et al. Sep 2004 B1
6794749 Akram Sep 2004 B2
6809405 Ito et al. Oct 2004 B2
6818980 Pedron, Jr. Nov 2004 B1
6828665 Pu et al. Dec 2004 B2
6833612 Kinsman Dec 2004 B2
6835598 Baek et al. Dec 2004 B2
6838761 Karnezos Jan 2005 B2
6847105 Koopmans Jan 2005 B2
6851598 Gebauer et al. Feb 2005 B2
6852570 Hasegawa Feb 2005 B2
6861288 Shim et al. Mar 2005 B2
6861683 Rissing et al. Mar 2005 B2
6864566 Choi Mar 2005 B2
6881611 Fukasawa et al. Apr 2005 B1
6882057 Hsu Apr 2005 B2
6890798 McMahon May 2005 B2
6891239 Anderson et al. May 2005 B2
6900079 Kinsman et al. May 2005 B2
6900528 Mess et al. May 2005 B2
6900549 Brooks May 2005 B2
6906415 Jiang et al. Jun 2005 B2
6906416 Karnezos Jun 2005 B2
6916683 Stephenson et al. Jul 2005 B2
6930378 St. Amand et al. Aug 2005 B1
6930396 Kurita et al. Aug 2005 B2
6933598 Karnezos Aug 2005 B2
6951982 Chye et al. Oct 2005 B2
6972481 Karnezos Dec 2005 B2
6992396 Arai et al. Jan 2006 B2
7034387 Karnezos Apr 2006 B2
7034388 Yang et al. Apr 2006 B2
7045887 Karnezos May 2006 B2
7049691 Karnezos May 2006 B2
7053476 Karnezos May 2006 B2
7053477 Karnezos et al. May 2006 B2
7057269 Karnezos Jun 2006 B2
7061088 Karnezos Jun 2006 B2
7064426 Karnezos Jun 2006 B2
7071568 St. Amand et al. Jul 2006 B1
7081678 Liu Jul 2006 B2
7084500 Swanson et al. Aug 2006 B2
7090482 Tsukahara et al. Aug 2006 B2
7093358 Akram et al. Aug 2006 B2
7101731 Karnezos Sep 2006 B2
7109574 Chiu et al. Sep 2006 B2
7115990 Kinsman Oct 2006 B2
7119427 Kim Oct 2006 B2
7122906 Doan Oct 2006 B2
7176506 Beroz et al. Feb 2007 B2
7183191 Kinsman et al. Feb 2007 B2
7190061 Lee Mar 2007 B2
7218005 Tago May 2007 B2
7221059 Farnworth et al. May 2007 B2
7247519 Karnezos et al. Jul 2007 B2
7288835 Yim et al. Oct 2007 B2
7298045 Fujitani et al. Nov 2007 B2
7309913 Shim et al. Dec 2007 B2
7335994 Klein et al. Feb 2008 B2
7354800 Carson Apr 2008 B2
7355274 Lim Apr 2008 B2
7364945 Shim et al. Apr 2008 B2
7372141 Karnezos et al. May 2008 B2
7391105 Yeom Jun 2008 B2
7391153 Suehiro et al. Jun 2008 B2
7456035 Eliashevich et al. Nov 2008 B2
7456088 Park et al. Nov 2008 B2
7456495 Pohl et al. Nov 2008 B2
7501697 Yim et al. Mar 2009 B2
7687315 Carson Mar 2010 B2
7723146 Chow et al. May 2010 B2
7723159 Do et al. May 2010 B2
7768125 Chow et al. Aug 2010 B2
7855100 Shim et al. Dec 2010 B2
8021924 Shim et al. Sep 2011 B2
20020024124 Hashimoto Feb 2002 A1
20020096755 Fukui et al. Jul 2002 A1
20020100955 Potter et al. Aug 2002 A1
20020130404 Ushijima et al. Sep 2002 A1
20030008510 Grigg et al. Jan 2003 A1
20030038354 Derderian Feb 2003 A1
20030113952 Sambasivam et al. Jun 2003 A1
20030153134 Kawata et al. Aug 2003 A1
20040016939 Akiba et al. Jan 2004 A1
20040058472 Shim Mar 2004 A1
20040061213 Karnezos Apr 2004 A1
20040124540 Chen et al. Jul 2004 A1
20040166605 Kuratomi et al. Aug 2004 A1
20040178499 Mistry et al. Sep 2004 A1
20040201087 Lee Oct 2004 A1
20040212096 Wang Oct 2004 A1
20040229401 Bolken et al. Nov 2004 A1
20050023657 Tsai et al. Feb 2005 A1
20050051882 Kwon et al. Mar 2005 A1
20050075053 Jung Apr 2005 A1
20050148113 Karnezos Jul 2005 A1
20060043556 Su et al. Mar 2006 A1
20060065958 Tsao et al. Mar 2006 A1
20060073635 Su et al. Apr 2006 A1
20060076665 Kim et al. Apr 2006 A1
20060097402 Pu et al. May 2006 A1
20060138631 Tao et al. Jun 2006 A1
20060189033 Kim Aug 2006 A1
20060197209 Choi et al. Sep 2006 A1
20060249828 Hong Nov 2006 A1
20070069371 Iksan et al. Mar 2007 A1
20070114648 Karnezos May 2007 A1
20070141751 Mistry et al. Jun 2007 A1
20070145548 Park et al. Jun 2007 A1
20070148822 Haba et al. Jun 2007 A1
20070181895 Nagai Aug 2007 A1
20070218689 Ha et al. Sep 2007 A1
20090051023 Nam et al. Feb 2009 A1
Foreign Referenced Citations (15)
Number Date Country
0430458 Jun 1991 EP
0652630 May 1995 EP
05152505 Jun 1993 JP
2000228468 Aug 2000 JP
2001-223326 Aug 2001 JP
2002261232 Sep 2002 JP
2003086733 Mar 2003 JP
2004297071 Oct 2004 JP
2005539403 Dec 2005 JP
2001068614 Jul 2001 KR
2004085348 Oct 2004 KR
9850954 Nov 1998 WO
02084716 Oct 2002 WO
03032370 Apr 2003 WO
2004034433 Apr 2004 WO
Related Publications (1)
Number Date Country
20120007217 A1 Jan 2012 US
Provisional Applications (1)
Number Date Country
60667277 Mar 2005 US
Continuations (3)
Number Date Country
Parent 12892907 Sep 2010 US
Child 13235755 US
Parent 12057299 Mar 2008 US
Child 12892907 US
Parent 11306628 Jan 2006 US
Child 12057299 US