Claims
- 1. A method of fabrication of an integrated circuit, comprising the steps of:
- (a) forming a transistor at a frontside surface of a substrate;
- (b) forming a ground plane by electroplating, said ground plane being formed over and connecting to said frontside surface;
- (c) forming vias through said substrate; and
- (d) forming bond pads at a backside surface of said substrate, said backside surface opposite said frontside surface, said bond pads coupling to said transistor through said vias.
- 2. The method of claim 1, wherein said electroplating includes a first plating with a patterned photoresist mask over said frontside surface and transistor plus a second plating without a patterned photoresist mask and plating from a metal structure formed by said first plating.
- 3. The method of claim 1, further comprising the step of forming passive components at said backside surface and coupled to said transistor.
- 4. The method of claim 1, further comprising the step of forming passive components at said frontside surface and coupled to said transistor, said step of forming passive components being performed prior to said step of forming a ground plane.
- 5. A method of fabrication of an integrated circuit comprising the steps of:
- (a) forming a transistor at a frontside surface of a substrate;
- (b) forming a ground plane over and connecting to said frontside surface;
- (c) forming vias through said substrate;
- (d) forming bond pads at a backside surface of said substrate, said backside surface opposite said frontside surface, said bond pads coupling to said transistor through said vias; and
- (e) forming passive components at said backside surface and coupled to said transistor.
- 6. The method of claim 5 wherein said step of forming a ground plane includes electroplating.
- 7. The method of claim 6 wherein said electroplating includes a first plating with a patterned photoresist mask over said frontside surface and transistor plus a second plating without a patterned photoresist mask and plating from a metal structure formed by said first plating.
- 8. The method of claim 5 further comprising the step of forming passive components at said frontside surface and coupled to said transistor, said step of forming frontside passive components being performed prior to said step of forming a ground plane.
- 9. A method of fabrication of an integrated circuit, comprising the steps of:
- (a) forming a transistor and passive components at a frontside surface of a substrate, said transistor and said passive components being electrically coupled;
- (b) forming a ground plane over and connecting to said frontside surface;
- (c) forming vias through said substrate; and
- (d) forming bond pads at a backside surface of said substrate, said backside surface opposite said frontside surface, said bond pads coupling to said transistor through said vias.
- 10. The method of claim 9 wherein said step of forming a ground plane includes electroplating.
- 11. The method of claim 10 wherein said electroplating includes a first plating with a patterned photoresist mask over said frontside surface and transistor plus a second plating without a patterned photoresist mask and plating from a metal structure formed by said first plating.
- 12. The method of claim 9 further comprising the step of forming passive components at said backside surface and coupled to said transistor.
Parent Case Info
This is a divisional of application Ser. No. 08/159,648, filed Nov. 30, 1993.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 446 125 A1 |
May 1991 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
159648 |
Nov 1993 |
|