Claims
- 1. A microstructure device, comprising:
a heterostructure; and a magnetic layer formed on a surface of said heterostructure.
- 2. The microstructure device as claimed in claim 1, further comprising:
a second magnetic layer formed on a second surface of said heterostructure.
- 3. The microstructure device as claimed in claim 1, wherein said magnetic layer comprises permalloy.
- 4. The microstructure device as claimed in claim 2, wherein said magnetic layers comprise permalloy.
- 5. The microstructure device as claimed in claim 2, wherein said magnetic layer and said second magnetic layer comprise different magnetic materials.
- 6. The microstructure device as claimed in claim 2, wherein said magnetic layer comprises nickel and said second magnetic layer comprises iron.
- 7. The microstructure device as claimed in claim 1, wherein said magnetic layer comprises an alloy of nickel and iron.
- 8. The microstructure device as claimed in claim 2, wherein said magnetic layers comprise an alloy of nickel and iron.
- 9. The microstructure device as claimed in claim 1, wherein said magnetic layer comprises an alloy of nickel.
- 10. The microstructure device as claimed in claim 2, wherein said magnetic layers comprise an alloy of nickel.
- 11. The microstructure device as claimed in claim 1, wherein said magnetic layer comprises an alloy of iron.
- 12. The microstructure device as claimed in claim 2, wherein said magnetic layers comprise an alloy of iron.
- 13. The microstructure device as claimed in claim 1, wherein said magnetic layer is 0.2 μm thick.
- 14. The microstructure device as claimed in claim 2, wherein said magnetic layers are 0.2 μm thick.
- 15. The microstructure device as claimed in claim 1, wherein said heterostructure is a raw heterostructure.
- 16. The microstructure device as claimed in claim 1, wherein said heterostructure is a partially processed device.
- 17. The microstructure device as claimed in claim 1, wherein said heterostructure is a fully processed device.
- 18. The microstructure device as claimed in claim 1, wherein said heterostructure includes two partially processed devices.
- 19. The microstructure device as claimed in claim 1, wherein said heterostructure includes two fully processed devices.
- 20. The microstructure device as claimed in claim 1, wherein said heterostructure includes small-scale integrated circuits.
- 21. The microstructure device as claimed in claim 1, wherein said heterostructure includes medium scale integrated circuits.
- 22. A method for forming a plurality of heterostructure pills, comprising:
(a) forming a plurality of heterostructures on an epitaxial wafer, each heterostructure having formed thereon a magnetic layer; and (b) etching the plurality of heterostructures from the epitaxial wafer to form a plurality of heterostructure pills.
- 23. The method as claimed in claim 22, wherein each heterostructure having formed thereon two magnetic layers, the two magnetic layers being formed on opposite sides of the heterostructure to form a bilateral heterostructure.
- 24. The method as claimed in claim 22, wherein the magnetic layer comprises permalloy.
- 25. The method as claimed in claim 23, wherein the magnetic layers comprise permalloy.
- 26. The method as claimed in claim 22, wherein the magnetic layer comprises an alloy of nickel and iron.
- 27. The method as claimed in claim 23, wherein the magnetic layers comprise an alloy of nickel and iron.
- 28. The method as claimed in claim 22, wherein the magnetic layer comprises an alloy of nickel.
- 29. The method as claimed in claim 23, wherein the magnetic layers comprise an alloy of nickel.
- 30. The method as claimed in claim 22, wherein the magnetic layer comprises an alloy of iron.
- 31. The method as claimed in claim 23, wherein the magnetic layers comprise an alloy of iron.
- 32. The method as claimed in claim 22, wherein the magnetic layer is 0.2 μm thick.
- 33. The method as claimed in claim 23, wherein the magnetic layers are 0.2 μm thick.
- 34. The method as claimed in claim 22, wherein the heterostructure is a raw heterostructure.
- 35. The method as claimed in claim 22, wherein the heterostructure is a partially processed device.
- 36. The method as claimed in claim 22, wherein the heterostructure is a fully processed device.
- 37. The method as claimed in claim 22, wherein the heterostructure includes two partially processed devices.
- 38. The method as claimed in claim 22, wherein the heterostructure includes two fully processed devices.
- 39. The method as claimed in claim 22, wherein the heterostructure includes small-scale integrated circuits.
- 40. The method as claimed in claim 22, wherein the heterostructure includes medium scale integrated circuits.
- 41. The method as claimed in claim 23, wherein the two magnetic layers comprise different magnetic materials.
- 42. The method as claimed in claim 23, wherein one of the two magnetic layers comprises nickel and one of the two magnetic layers comprises iron.
- 43. A microstructure device, comprising:
a heterostructure; and a dielectric layer formed on a surface of said heterostructure.
- 44. The microstructure device as claimed in claim 43, further comprising:
a second dielectric layer formed on a second surface of said heterostructure.
- 45. The microstructure device as claimed in claim 43, wherein said heterostructure is a raw heterostructure.
- 46. The microstructure device as claimed in claim 43, wherein said heterostructure is a partially processed device.
- 47. The microstructure device as claimed in claim 43, wherein said heterostructure is a fully processed device.
- 48. The microstructure device as claimed in claim 43, wherein said heterostructure includes two partially processed devices.
- 49. The microstructure device as claimed in claim 43, wherein said heterostructure includes two fully processed devices.
- 50. The microstructure device as claimed in claim 43, wherein said heterostructure includes small scale integrated circuits.
- 51. The microstructure device as claimed in claim 43, wherein said heterostructure includes medium scale integrated circuits.
- 52. A method for forming a plurality of heterostructure pills, comprising:
(a) forming a plurality of heterostructures on an epitaxial wafer, each heterostructure having formed thereon a dielectric layer; and (b) etching the plurality of heterostructures from the epitaxial wafer to form a plurality of heterostructure pills.
- 53. The method as claimed in claim 52, wherein the heterostructure is a raw heterostructure.
- 54. The method as claimed in claim 52, wherein the heterostructure is a partially processed device.
- 55. The method as claimed in claim 52, wherein the heterostructure is a fully processed device.
- 56. The method as claimed in claim 52, wherein the heterostructure includes two partially processed devices.
- 57. The method as claimed in claim 52, wherein the heterostructure includes two fully processed devices.
- 58. The method as claimed in claim 527, wherein the heterostructure includes small-scale integrated circuits.
- 59. The method as claimed in claim 52, wherein the heterostructure includes medium scale integrated circuits.
PRIORITY INFORMATION
[0001] This application claims priority, under 35 U.S.C. § 119, from U.S. Provisional Patent Application Serial No. 60/351,726, filed on Jan. 24, 2002, and U.S. Provisional Patent Application Serial No. 60/362,817, filed on Mar. 7, 2002. The entire contents of U.S. Provisional Patent Applications, Serial Nos. 60/351,726 and 60/362,817, are hereby incorporated by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60351726 |
Jan 2002 |
US |
|
60362817 |
Mar 2002 |
US |