The present invention relates to a method for fabricating a multi-gate structure device with a source and a drain having a quasi-SOI structure, which belongs to a technical field of the fabrication of ultra large scaled integrated circuits.
Nowadays, the semiconductor manufacturing industry has rapidly developed under the Moore's law. It is required to increasingly elevate the performance and integration density of the integrated circuits and to decrease the power consumption as much as possible. To fabricate a short channel device with high performance and low power consumption will be a focus of the future semiconductor manufacturing industry. After entering into a technology node of 22 nm, the conventional planar field effect transistors may have increased leakage current due to the more and more severed short channel effect, and thereby cannot meet the development of semiconductor fabrication. In order to overcome the above issues, a multi-gate structure device has gained wide concerns, since the multi-gate structure device has excellent gate-control capability and transferring characteristic, and can increase a driving current density in a unit area while suppressing the short channel effect.
Although the multi-gate structure device has outstanding gate-control capability due to its special geometric construction, it may still have a large leakage current when its channel size shrinks to a certain degree, which may seriously affect the power consumption of the device. An SOI substrate can be used to decrease the leakage current. However, since the SOI substrate has a high cost and is distinct from the conventional bulk silicon, it is rarely used in the fabrication of large scale integrated circuits.
In order to solve the difficulty that the multi-gate structure device, when having a short channel still has a large leakage current, the present invention aims to provide a method for fabricating a multi-gate structure device with a source and a drain having a quasi-SOI structure. A solution of the present invention can be achieved by using a process method compatible with the conventional bulk silicon CMOS process and can be easily integrated into the process flow. Moreover, the solution of the present invention can maintain a small leakage current even in a case of having a short channel length, thereby reducing the power consumption of the device.
Taking a tri-gate structure device as an example (the method of the present invention can be applied to a double-gate device and a tri-gate device), a technical solution of the present invention for fabricating a multi-gate structure device with a source and a drain having a quasi-SOI structure includes the following steps.
a) forming an active region in a shape of a fin bar,
b) forming an oxide isolation layer for STI (shallow trench isolation),
c) forming a polysilicon dummy gate,
d) forming source and drain extension regions,
e) forming the source and the drain with the quasi-SOI structure, comprising:
f) forming a high-k (“high-k” refers to a material having a high dielectric constant) metal gate,
The present invention has the following technical effects.
The solution of the present invention can be achieved by using a process method compatible with the conventional bulk silicon CMOS process and can be easily integrated into the process flow. Moreover, the solution of the present invention can maintain a small leakage current even in a case of having a short channel length, thereby reducing the power consumption of the device.
Hereinafter, the present invention will be described in detail in conjunction with specific embodiments. A process for fabricating a multi-gate structure device with an ultra short channel according to the present invention will be given. The process will be described by example of a tri-gate structure device, which does not limit the scope of the present invention in any way.
An n-type tri-gate field effect transistor, which has a fin bar with a width of 10 nm, a height of 30 nm and a channel length of 25 nm, is fabricated according to the following steps.
1. A silicon oxide layer of 200 Å is deposited on a silicon substrate through a low pressure chemical vapor deposition process.
2. A silicon nitride layer of 500 Å is deposited on the silicon oxide layer through a low pressure chemical vapor deposition process.
3. A fin bar with a width of 20 nm is defined through a photolithography process.
4. The silicon nitride layer of 500 Å is subjected to an anisotropic dry etching process.
5. The silicon oxide layer of 200 Å is subjected to an anisotropic dry etching process.
6. The silicon substrate of 3000 Å is subjected to an anisotropic dry etching process, as shown in
7. A photoresist is removed.
8. A silicon oxide layer of 5000 Å is deposited on the silicon substrate through a low pressure chemical vapor deposition process.
9. The silicon oxide layer is flattened through a CMP (chemical mechanical polishing) process until stopping at the silicon nitride layer used as a hard mask, as shown in
10. The silicon nitride layer of 500 Å is subjected to an isotropic wet corrosion process by using a hot phosphoric acid solution.
11. The silicon oxide of 1000 Å is subjected to an anisotropic dry etching process to expose the silicon substrate of 300 Å, which is used as an active region, as shown in
12. A P-well implantation with B is performed. The implantation energy is 100 keV; the implantation angle is 0 degree; and the implantation dosage is 1e13 cm−2.
13. A P-well implantation with B is performed. The implantation energy is 60 keV; the implantation angle is 0 degree; and the implantation dosage is 1e13 cm−2.
14. A P-well implantation with B is performed. The implantation energy is 20 keV; the implantation angle is 0 degree; and the implantation dosage is 1e13 cm−2.
15. The well is driven-in and activated. A RTA (rapid thermal annealing) process is performed at a temperature of 1050 degrees for 20 seconds.
16. An implantation with B for suppressing a substrate parasite transistor is performed. The implantation energy is 8 keV; the implantation angle is 0 degree; and the implantation dosage is 1e13 cm−2.
17. Impurities implanted for suppressing the substrate parasite transistor. A laser annealing process is performed at a temperature of 1100 degrees for 1 ns.
18. The silicon substrate is subjected to a surface treatment by using an HF solution.
19. A dry oxygen oxidation process is performed to form an oxide layer of 20 Å to be used as a dummy gate dielectric layer.
20. A polysilicon layer of 1000 Å is deposited through a low pressure chemical vapor deposition process to be used as a dummy gate material layer.
21. The polysilicon layer is flattened through a CMP (chemical mechanical polishing) process until stopping at a position of 300 Å above a top of the fin bar.
22. A silicon oxide layer of 300 Å is deposited through a low pressure chemical vapor deposition process to be used as a hard mask material layer for a gate line,
23. The gate line, which has a width of 25 nm, that is, a physical gate length of 25 nm, is defined by a photolithography process.
24. The silicon oxide layer of 300 Å is subjected to an anisotropic dry etching process to form a hard mask line.
25. The polysilicon layer of 3000 Å and the silicon oxide layer of 20 Å are subjected to an anisotropic dry etching process to form a dummy gate, as shown in
26. A silicon oxide layer of 50 Å is deposited through a low pressure chemical vapor deposition process to be as an offset material layer.
27. An implantation with As is performed for source and drain extension regions. The implantation energy is 5 keV; the implantation angle is 20 degrees; and the implantation dosage is 1e15 cm−2. The implantation is performed twice.
28. Impurities in the source and drain extension regions are activated. A laser annealing process is performed at a temperature of 1100 degrees for 1 ns.
29. A silicon oxide layer of 100 Å is deposited through a low pressure chemical vapor deposition process to be as a sidewall material layer.
30. The silicon oxide layer of 150 Å is subjected to an anisotropic dry etching process to form sidewalls and to expose the silicon substrate in the source and the drain, as shown in
31. The silicon substrate of 400 Å is subjected to an anisotropic dry etching process to form a trench between STI regions in each of the source and drain, as shown in
32. A silicon nitride layer of 150 Å is deposited through a low pressure chemical vapor deposition process to be used as a sidewall material layer.
33. The silicon nitride layer of 250 Å is subjected to an anisotropic dry etching process to form sidewalls and to expose the silicon substrate in the source and drain regions, as shown in
34. The silicon substrate of 100 Å is subjected to an anisotropic dry etching process once again, as shown in
35. A silicon oxide layer of 200 Å is formed within the trench in the source and drain through a wet oxidation process, as shown in
36. The silicon nitride layer of 150 Å is subjected to an isotropic wet corrosion process by using a hot phosphoric acid solution, as shown in
37. An epitaxial monocrystalline silicon layer is doped in situ to form a highly-doped lifted source and drain. An epitaxial thickness is 500 Å and a doping concentration is 1e20 cm−3. A shape of the lifted source and drain formed of the epitaxial monocrystalline silicon are in connection with a crystal face of a silicon wafer and a crystal orientation of a channel. Herein, a device with a crystal orientation of <100> on a crystal face of (100) is taken as an example, as shown in
38. An implantation with As for the source and drain is performed. The implantation energy is 10 keV; the implantation angle is 0 degree; and the implantation dosage is 2e15 cm−2.
39. Impurities in the source and drain regions are activated. A laser annealing process is performed at a temperature of 1100 degrees for 1 ns.
40. A silicon oxide layer of 1000 Å is deposited through a low pressure chemical vapor deposition process to be used as a dielectric layer.
41. The silicon oxide layer is flattened by a CMP (chemical mechanical polishing) process until stopping at the polysilicon layer, as shown in
42. The polysilicon layer of 400 Å is subjected to an isotropic wet corrosion process by using a TMAH solution.
43. The silicon oxide layer of 20 Å is subjected to an isotropic wet corrosion by using a HF solution.
44. A surface of the channel is highly-doped by using plasma impurity doping technology, silicon epitaxy in-situ doping technology or monomolecular layer doping technology. A dosage for the doping is 1e15 cm−2.
45. A silicon oxide layer of 100 Å is deposited through an atomic layer deposition process.
46. Impurities in the channel region are activated by a laser annealing process at 1100 degrees for 1 ns.
47. The silicon oxide of 100 Å is subjected to an isotropic wet corrosion process by using a HF solution.
48. A silicon oxide layer of 8 Å is deposited through an atomic layer deposition process.
49. A hafnium oxide layer of 20 Å is deposited through an atomic layer deposition process.
50. A titanium nitride of 50 Å is deposited through an atomic layer deposition process.
51. An aluminum layer of 500 Å is deposited through a physical sputtering process. The aluminum layer is flattened by a CMP (chemical mechanical polishing) process until stopping at the silicon oxide layer, as shown in
52. Contact holes and metal contacts are formed at the source and drain.
53. An alloying process is performed.
The embodiments described above are not intended to limit the present invention. Any modifications and changes may be made by those skilled in the art without departing from the spirit and scope of the present invention. Therefore, the scope of the present invention is defined by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
201310103543.1 | Mar 2013 | CN | national |
This application This application is a U.S. National Stage Application of International Application No. PCT/CN2013/084743, filed Sep. 30, 2013, published as WO2014/153942 A1, which claims priority from Chinese Patent Application No. CN201310103543.1, filed Mar. 28, 2013, published as CN103151269A, which are incorporated herein by reference in entirety.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2013/084743 | 9/30/2013 | WO | 00 |