Claims
- 1. A method for fabricating a semiconductor integrated circuit device, comprising the steps of:
(a) forming an isolation groove between a plurality of active regions in a first major surface of a wafer; (b) forming an insulating region in the isolation groove by depositing an insulating layer; (c) synthesizing water vapor from oxygen and hydrogen gases by use of a catalyst; (d) keeping the thus synthesized water vapor in a gaseous state and feeding it into a processing chamber to form a wet oxidative atmosphere; (e) after step (b), performing thermal oxidation treatment to a silicon surface portion over one of the active regions to form an insulating film under the wet oxidative atmosphere in the processing chamber.
- 2. A method for fabricating a semiconductor integrated circuit device according to claim 1, wherein said wet oxidative atmosphere includes oxygen gas as a principal oxidative gas component.
- 3. A method for fabricating a semiconductor integrated circuit device according to claim 1, wherein said wet oxidative atmosphere includes oxygen gas as a principal gas component.
- 4. A method for fabricating a semiconductor integrated circuit device according to claim 1, wherein the gate insulating film is a gate insulating film of an insulated gate field effect transistor.
- 5. A method for fabricating a semiconductor integrated circuit device according to claim 4, wherein the gate length of said insulated gate field effect transistor is not more than 0.25 μm.
- 6. A method for fabricating a semiconductor integrated circuit device according to claim 1, wherein planarization is performed by removing the insulating layer outside the isolation groove between steps (b) and (e).
- 7. A method for fabricating a semiconductor integrated circuit device according to claim 1, wherein the planarization is performed by a chemical mechanical method.
- 8. A method for fabricating a semiconductor integrated circuit device according to claim 1, wherein the planarization is performed by a chemical mechanical polishing.
- 9. A method for fabricating a semiconductor integrated circuit device according to claim 1, wherein the deposition of the insulating layer is performed by chemical vapor deposition.
- 10. A method for fabricating a semiconductor integrated circuit device according to claim 1, wherein a temperature of the thermal oxidation is not lower than 800° C.
- 11. A method for fabricating a semiconductor integrated circuit device according to claim 1, wherein the thermal oxidation is performed while feeding said oxidative atmosphere over the first major surface of said wafer.
- 12. A method for fabricating a semiconductor integrated circuit device according to claim 2, wherein the gate insulating film is a gate insulating film of an insulated gate field effect transistor.
- 13. A method for fabricating a semiconductor integrated circuit device according to claim 3, wherein the gate insulating film is a gate insulating film of an insulated gate field effect transistor.
- 14. A method for fabricating a semiconductor integrated circuit device according to claim 5, wherein the gate insulating film is a gate insulating film of an insulated gate field effect transistor.
- 15. A method for fabricating a semiconductor integrated circuit device according to claim 6, wherein the gate insulating film is a gate insulating film of an insulated gate field effect transistor.
- 16. A method for fabricating a semiconductor integrated circuit device according to claim 7, wherein the gate insulating film is a gate insulating film of an insulated gate field effect transistor.
- 17. A method for fabricating a semiconductor integrated circuit device according to claim 8, wherein the gate insulating film is a gate insulating film of an insulated gate field effect transistor.
- 18. A method for fabricating a semiconductor integrated circuit device according to claim 9, wherein the gate insulating film is a gate insulating film of an insulated gate field effect transistor.
- 19. A method for fabricating a semiconductor integrated circuit device according to claim 11, wherein the gate insulating film is a gate insulating film of an insulated gate field effect transistor.
- 20. A method for fabricating a semiconductor integrated circuit device according to claim 6, wherein the gate length of said insulated gate field effect transistor is not more than 0.25 μm.
- 21. A method for fabricating a semiconductor integrated circuit device according to claim 7, wherein the gate length of said insulated gate field effect transistor is not more than 0.25 μm.
- 22. A method for fabricating a semiconductor integrated circuit device according to claim 8, wherein the gate length of said insulated gate field effect transistor is not more than 0.25 μm.
- 23. A method for fabricating a semiconductor integrated circuit device according to claim 9, wherein the gate length of said insulated gate field effect transistor is not more than 0.25 μm.
- 24. A method for fabricating a semiconductor integrated circuit device according to claim 11, wherein the gate length of said insulated gate field effect transistor is not more than 0.25 μm.
- 25. A method for fabricating a semiconductor integrated circuit device according to claim 7, wherein planarization is performed by removing the insulating layer outside the isolation groove between steps (b) and (e).
- 26. A method for fabricating a semiconductor integrated circuit device according to claim 8, wherein planarization is performed by removing the insulating layer outside the isolation groove between steps (b) and (e).
- 27. A method for fabricating a semiconductor integrated circuit device according to claim 9, wherein planarization is performed by removing the insulating layer outside the isolation groove between steps (b) and (e).
- 28. A method for fabricating a semiconductor integrated circuit device according to claim 11, wherein planarization is performed by removing the insulating layer outside the isolation groove between steps (b) and (e).
- 29. A method for fabricating a semiconductor integrated circuit device according to claim 9, wherein the planarization is performed by a chemical mechanical method.
- 30. A method for fabricating a semiconductor integrated circuit device according to claim 11, wherein the planarization is performed by a chemical mechanical method.
- 31. A method for fabricating a semiconductor integrated circuit device according to claim 9, wherein the planarization is performed by chemical mechanical polishing.
- 32. A method for fabricating a semiconductor integrated circuit device according to claim 11, wherein the planarization is performed by chemical mechanical polishing.
- 33. A method for fabricating a semiconductor integrated circuit device according to claim 11, wherein the deposition of the insulating layer is performed by chemical vapor deposition.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-50781 |
Mar 1997 |
JP |
|
Parent Case Info
[0001] This application is a Continuation application of U.S. application Ser. No. 10/424,105, filed Apr. 28, 2003, which is a Continuation application of U.S. Ser. No. 09/939,600, filed Aug. 28, 2001, now U.S. Pat. No. 6,596,650, issued Jul. 22, 2003, which is a Continuation application of U.S. Ser. No. 09/494,036, filed Jan. 31, 2000, now U.S. Pat. No. 6,518,201, issued Feb. 11, 2003, which is a Continuation application of U.S. Ser. No. 09/380,646, filed Sep. 7, 1999, now U.S. Pat. No. 6,239,041, issued May 29, 2001, which is an application filed under 35 USC 371 of PCT/JP98/00892, filed Mar. 4, 1998. The contents of Ser. No. 09/380,646 are incorporated herein by reference in their entirety.
Continuations (4)
|
Number |
Date |
Country |
Parent |
10424105 |
Apr 2003 |
US |
Child |
10774589 |
Feb 2004 |
US |
Parent |
09939600 |
Aug 2001 |
US |
Child |
10424105 |
Apr 2003 |
US |
Parent |
09494036 |
Jan 2000 |
US |
Child |
09939600 |
Aug 2001 |
US |
Parent |
09380646 |
Sep 1999 |
US |
Child |
09494036 |
Jan 2000 |
US |