Claims
- 1. A semiconductor device fabricating method comprising the steps of:(a) forming a lead frame having a power lead extended along a direction in which bonding pads of a semiconductor chip to be supported on one surface thereof are arranged and having depressed portion depressed toward a major surface of the semiconductor chip, and signal lead having an end part to be spaced apart from the major surface of the semiconductor chip; (b) putting the semiconductor chip on the lead frame with an adhesive layer interposed between the depressed portion of the power lead and the major surface of the semiconductor chip to support the semiconductor chip fixedly on a surface of the lead frame; (c) electrically connecting the power lead and the signal lead of the lead frame to the bonding pads formed on the major surface of the semiconductor chip by a bonding wire; and (d) sealing the semiconductor chip in a package body.
- 2. A method of manufacturing a semiconductor device, comprising the steps of:(a) providing a semiconductor chip having a major surface in which an integrated circuit and on which bonding pads are formed; (b) providing a lead frame having power supply leads and signal leads, said power supply leads each having an inner lead and an outer lead which is continuously formed with said inner lead, said signal leads each having an inner lead and an outer lead which is continuously formed with said inner lead of the signal lead, each of said inner leads of said power supply leads being bent to have a part which is disposed at a relatively lower level than said inner leads of said signal leads; (c) attaching said lead frame to said semiconductor chip in such a manner that said parts of said inner leads of said power supply leads are fixed to said major surface of said semiconductor chip and parts of said inner leads of said signal leads are at original positions disposed over and spaced from said major surface of said semiconductor chip in a thickness direction of said semiconductor chip; (d) connecting said bonding pads of said semiconductor chip with said parts of said inner leads of said signal leads by bonding wires in the condition that said parts of said inner leads of said signal leads are pressed down on said major surface of said semiconductor chip by a clamp tool; (e) after the step (d), returning said inner leads of said signal leads to their original positions by releasing said parts of said inner leads of said signal leads from said clamp tool, whereby said parts of said inner leads of said signal leads are spaced from said major surface of said semiconductor chip; and (f) after the step (e), sealing said semiconductor chip, said inner leads of said power supply leads, said inner leads of said signal leads and said bonding wires by a resin, a part of said resin being in a space between said major surface of said semiconductor chip and said parts of said inner leads of said signal leads.
- 3. A method of manufacturing the semiconductor device according to claim 1, wherein said parts of said inner leads of said power supply leads at the relatively lower level are respectively bonded to said major surface of said semiconductor chip by an adhesive layer.
- 4. A method of manufacturing the semiconductor device according to claim 3, wherein said adhesive layer is made of a resin material without a base insulating tape.
- 5. A method of manufacturing the semiconductor device according to claim 1, wherein said outer leads of said signal leads and said outer leads of said power supply leads protrude outwardly from said sealing resin at a substantially same level with respect to said major surface of said semiconductor chip in said thickness direction of said semiconductor chip.
- 6. A method of manufacturing the semiconductor device according to claim 1, wherein said inner leads of said signal leads are returned to their original positions by resilience of said lead frame in the step (e).
- 7. A method of manufacturing the semiconductor device according to claim 1, wherein the step (d) includes a step of connecting said bonding pads of said semiconductor chip with said parts of said inner leads of said power supply leads at the relatively lower level by bonding wires.
- 8. A method of manufacturing the semiconductor device according to claim 1, wherein, after the step (f), further comprising the step of eliminating unused portions of said lead frame and forming said outer leads of said power supply leads and said signal leads in a shape.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-48218 |
Feb 1998 |
JP |
|
Parent Case Info
This application is a Divisional application of U.S. application Ser. No. 09/258,300, filed Feb. 26, 1999, now U.S. Pat. No. 6,137,159.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2-246125 |
Oct 1990 |
JP |