Method of fabricating GaN high voltage HFET with passivation plus gate dielectric multilayer structure

Information

  • Patent Grant
  • 9343541
  • Patent Number
    9,343,541
  • Date Filed
    Tuesday, January 14, 2014
    11 years ago
  • Date Issued
    Tuesday, May 17, 2016
    9 years ago
Abstract
A method of fabricating a multi-layer structure for a power transistor device includes performing, within a reaction chamber, a nitrogen plasma strike, resulting in the formation of a nitride layer directly on a nitride-based active semiconductor layer. A top surface of the nitride layer is then exposed to a second source. A subsequent nitrogen-oxygen plasma strike results in the formation of an oxy-nitride layer directly on the nitride layer. The nitride layer comprises a passivation layer and the oxy-nitride layer comprises a gate dielectric of the power transistor device.
Description
TECHNICAL FIELD

The present invention relates generally to Nitride III-based compound semiconductor devices and methods of fabrication thereof; more specifically, to Gallium Nitride (GaN) switching devices including GaN high electron mobility transistors (HEMTs) and GaN Hetero-junction Field Effect transistors (HFETs) and to methods of fabricating such power transistor devices.


BACKGROUND

Gallium nitride (GaN) and other wide band-gap nitride III based direct transitional semiconductor materials are advantageously utilized in certain electronic devices due to their superior physical prosperities over silicon-based devices. For example, GaN and AlGaN/GaN transistors are commonly used in high-speed switching and high-power applications due to the high electron mobility, high breakdown voltage, and high saturation electron velocity characteristics offered by GaN-based materials and device structures.


GaN and AlGaN/GaN integrated circuit (IC) devices are typically prepared by epitaxial growth of a semi-insulating (highly-resistive) GaN buffer layer on a substrate material such as Sapphire, Silicon Carbide, single crystal GaN, Si and so on. For high voltage operations, the IC device is required to have a high breakdown voltage VBR with minimal leakage current through the GaN buffer layer. One source of leakage current is the unintentionally doping (UID) by residual donors such as oxygen in the GaN buffer layer. For example, oxygen may be unintentionally introduced into the GaN buffer layer as a result of surface contamination during frontend and backend fabrication processing steps In addition, charge build-up (either positive or negative) may occur at the interfaces as a result of the piezoelectric nature of GaN and multiple dielectric depositions commonly performed during passivation. This charge build-up can adversely impact the voltage-current characteristics and frequency response of the IC device.





BRIEF DESCRIPTION OF THE DRAWINGS

Non-limiting and non-exhaustive embodiments of the present invention are described with reference to the following figures, wherein like reference numerals refer to like parts throughout the various views unless otherwise specified.



FIGS. 1A-1C are cross-sectional side views that illustrate an example GaN-based HFET device at various stages in a fabrication process, in accordance with embodiments of the present invention.



FIG. 2 is a cross-sectional side view of another example GaN HFET with embodiments of the present invention shown in FIGS. 1A-1C after completion of the fabrication process.



FIG. 3 is an example sequence of steps for formation of a passivation plus gate dielectric/insulation multilayer structure.





Corresponding reference characters indicate corresponding components throughout the several views of the drawings. Skilled artisans will appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help to improve understanding of various embodiments of the present invention. Also, common but well-understood elements that are useful or necessary in a commercially feasible embodiment are often not depicted in order to facilitate a less obstructed view of these various embodiments of the present invention.


DETAILED DESCRIPTION

In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, to one having ordinary skill in the art that the specific detail need not be employed to practice the present invention. In other instances, well-known materials or methods have not been described in detail in order to avoid obscuring the present invention.


Reference throughout this specification to “one embodiment”, “an embodiment”, “one example” or “an example” means that a particular feature, structure or characteristic described in connection with the embodiment or example is included in at least one embodiment of the present invention. Thus, appearances of the phrases “in one embodiment”, “in an embodiment”, “one example” or “an example” in various places throughout this specification are not necessarily all referring to the same embodiment or example. Furthermore, the particular features, structures or characteristics may be combined in any suitable combinations and/or sub-combinations in one or more embodiments or examples. Particular features, structures or characteristics may be included in an integrated circuit, an electronic circuit, a combinational logic circuit, or other suitable components that provide the described functionality. In addition, it is appreciated that the figures provided herewith are for explanation purposes to persons ordinarily skilled in the art and that the drawings are not necessarily drawn to scale.


As used herein, a wafer is a thin slice of semiconductor material, such as a silicon, sapphire, silicon carbide, gallium nitride, etc., crystal, used in the fabrication of integrated circuits.


In accordance with embodiments of the present invention, a GaN-based transistor device and method of fabricating the same is disclosed which includes an in situ processing step to form a passivation plus gate dielectric (e.g., oxide) multilayer for an HFET. A new material combination based on aluminum nitride (AlN) and aluminum oxy-nitride (AlON) is advantageously utilized in a fabrication process flow that mitigates charge build-up during passivation. At the same time, a high quality gate oxy-nitride layer is produced for use in a high power GaN-based HEMT. In one embodiment, an Atomic Layer Deposition (ALD) reaction chamber technique is utilized to form a high-quality, thin layer of nitride compound (e.g., AlN) over active transistor device layers, immediately followed by a gate oxide deposition comprising an oxy-nitride (e.g., AlON) material layer.



FIGS. 1A-1C illustrate cross-sectional side views of a semiconductor device structure (e.g., a GaN HFET device) at various stages in an example fabrication process. For example, FIG. 1A shows a bulk epitaxial wafer 102 which includes a substrate 115 formed of any one of a number of different materials, e.g., Sapphire, Si, GaN, or SiC. An epitaxial GaN buffer layer 120 is shown formed as the first active layer on substrate 115. To avoid possible problems with lattice mismatch and/or differences in thermal coefficients of expansion, an optional thin nucleation layer may be formed between substrate 115 and buffer layer 120 (see e.g., layer 215 in FIG. 2).



FIG. 1A further shows an Aluminum Gallium Nitride (AlGaN) layer 125 formed atop GaN buffer layer 120. AlGaN layer 125 comprises a second active layer of the GaN HFET device. A two dimensional electron gas channel (2-DEG) 130 is formed at the interface between AlGaN layer 125 and GaN buffer layer 120 due to the band-gap difference between the two material layers.


As shown, FIG. 1A also illustrates the device structure at a point in the fabrication process just after formation of ohmic metal contacts 180 and 170, which respectively comprise source and drain electrodes of the GaN HFET device. FIG. 1A shows ohmic metal contacts 180 and 170 formed directly on AlGaN layer 125. In other embodiments, ohmic metal contacts 180 and 170 may be formed in recesses that extend vertically downward through AlGaN layer 125 to contact GaN buffer layer 120.



FIG. 1B illustrates the example GaN HFET device structure of FIG. 1A after formation of a multi-layer structure 140 which comprises a passivation plus gate dielectric structure. In one embodiment, multi-layer structure 140 comprises an AlN passivation layer 142 disposed directly on AlGaN layer 125, and an AlON gate dielectric layer 145 disposed directly on AlN passivation layer 142. In other embodiments, passivation layer 142 may comprise SiN or other similar nitride-based materials. Gate dielectric layer 145 may also comprise silicon oxy-nitride (SiON) or another oxy-nitride material having similar properties.



FIG. 1B also shows an optional thin (e.g., 2-4 nm) second passivation layer 148 disposed directly on AlON layer 145. In the example shown, second passivation layer 148 comprises silicon nitride (SiN). It is appreciated that second passivation layer 148 may not be needed in certain embodiments. As shown, multilayer structure 140 functions both as a first or initial passivation layer to prevent surface oxidation/contamination of the underlying AlGaN (active) layer 125, and also a gate dielectric (insulator) for the completed GaN HFET device. In addition, AlN passivation layer 142 helps with the efficient modulation of charge, reduces leakage current, and increases the off-state voltage withstand of the completed GaN HFET device.


In one embodiment, multilayer structure 140 is formed in situ in an ALD reaction chamber with AlN layer 142 being formed with a thickness in a range of about 2-10 nm, and AlON layer 145 being formed with a thickness in a range of about 10-25 nm thick. In certain embodiments, AlON layer 145 may either be graded to allow for a smooth, gradual transition from the nitride to oxy-nitride layers (films). That is, the nitrogen composition in AlON layer 145 may vary from a highest atomic percentage (e.g., at or near 100%) at the interface with AlN layer 142 to a lowest percentage (e.g.,a few atomic percent) at or near the top surface of AlON layer 145.



FIG. 1C illustrates the device structure of FIG. 1B after formation of a gate member 160, gate field plate 165, and Plasma Enhanced Chemical Vapor Deposition (PECVD) second passivation layer 150, the latter of which, in the example shown, comprises SiN. Persons of ordinary skill in the semiconductor arts will understand that FIG. 1C illustrates a completely fabricated GaN HFET device. It is further appreciated that other standard post-fabrication or back-end processing steps may be performed, including forming metal (e.g., patterned lines or traces) on the surface of the wafer, wafer backgrinding (also called backlapping or wafer thinning), die separation, and packaging.



FIG. 2 is a cross-sectional side view of another completely fabricated GaN HFET device 200 that includes multilayer structure 235 comprising a combined first passivation and gate dielectric as described above. In the example shown, GaN HFET device 200 includes a nucleation (transitional) layer 215 disposed atop a substrate 210. Substrate 210 may comprise, without limitation, materials such as sapphire, silicon, gallium nitride, or silicon carbide (SiC). In one embodiment, nucleation layer 215 comprises an aluminum rich layer of AlGaN (AlxGa(x-1)N; 0>x>1). Substrate 210, nucleation layer 215, and GaN buffer layer 220 collectively comprise bulk epitaxial wafer 202.


Continuing with the example device structure of GaN HFET 200, a GaN buffer layer 220 is disposed atop nucleation layer 215, and an AlGaN (or more generally, AlxGa(x-1)N; 0>x>1) layer 225 is disposed atop GaN buffer layer 220. A two dimensional electron gas channel (2-DEG) 230 is formed at the interface between AlGaN layer 225 and GaN buffer layer 220. GaN HFET device 200 further includes a multi-layer (e. g., passivation plus gate dielectric) structure 235, second passivation layer 240, third passivation layer 245, and polyimide encapsulation layer 290. Source and drain ohmic metal contacts 280 and 270 are respectively formed directly on (or alternatively in recesses of) AlGaN layer 225. A gate member 260 is disposed atop of multi-layer structure 235. GaN HFET device 200 is also shown including a gate field plate 265 and a source field plate 285.



FIG. 3 is an example sequence of steps for formation of a first passivation plus gate dielectric multilayer structure. Following formation of ohmic metal contacts to the source and drain regions of the HFET, the multi-layer structure formation process begins with the immediate loading of the wafer into an ALD reaction chamber (block 301). Extended exposure to ambient atmosphere should be minimized to prevent oxidation of the top surface (i.e., active layer) of the wafer, which could result in the formation of an unwanted Ga2O3 layer. In one embodiment, after the wafer has been loaded into chamber, it remains under vacuum for about 3 minutes, with the temperature being stabilized at around 300 C.


Once loaded into the ALD reaction chamber, the top surface of the wafer (e.g., AlGaN layer 125 in FIG. 1) is exposed to a nitrogen (N2) plasma strike, typically performed at low power (block 302). This plasma exposure acts as a cleaning step to prepare the surface of the wafer material for the subsequent ALD deposition steps.


Next, the first (e.g., AlN) passivation layer is formed in repetitive cycles of a sequence of steps (block 303). The typical time duration of each cycle may take anywhere from about 20 ms to about 20 seconds, which results in the formation of a layer (film) of between 0.1 Å-3.0 Å thick. In one embodiment, the sequence begins with exposure of the wafer to an aluminum source, e.g., tri-methyl aluminum (TMA), for about 30 milliseconds. This allows aluminum to react with the top surface (e.g., AlGaN) of the wafer. Following exposure to the aluminum source, the chamber and lines are purged of aluminum by an argon gas flush for approximately 2 seconds.


After the chamber and lines have been purged of aluminum, a nitrogen plasma strike is performed for about 15 seconds. This step provides a source of nitrogen to react with the aluminum previously deposited on the surface of wafer. In other words, a surface reaction occurs resulting in the formation of an AlN passivation layer. As previously discussed, in alternative embodiment, a SiN passivation layer may also be formed using silicon as a source rather than aluminum. Following the N2 plasma strike, the chamber and lines are again purged (e.g., Argon gas for about 3 seconds), after which time the cycle may be repeated to achieve the desired material layer thickness. For the example GaN HFET device described above, the thickness of the AlN passivation layer is in an approximate range of 2-10 nm thick.


A second sequence of repetitive cycles is then performed to form a gate dielectric (e.g., oxide) layer atop the first AlN passivation layer (block 304). Note that the wafer is not removed from the ALD reaction chamber after any of the preceding steps. That is, the formation of the passivation plus gate dielectric multilayer structure is accomplished in situ, i.e., with the wafer in the ALD reaction chamber for the entirety of the processing steps required for formation of the multi-layer structure.


In one embodiment, the second sequence begins with exposure an aluminum source (TMA) with a specific dose which results in the reaction of aluminum on the AlN surface. The ALD reaction chamber and lines are then purged by an Argon gas flush for about 2 seconds. Next, a nitrogen-oxygen plasma strike is performed for about 15 seconds to provide a dual source of nitrogen and oxygen to react with the aluminum previously deposited on the surface of wafer. This step results in the formation of an atomic smooth layer of AlON atop the underlying AlN passivation layer. A second purge of the chamber and lines is performed again using Argon gas for about 3 seconds to flush out any excess of nitrogen and oxygen. The above sequence of steps may be repeated as necessary to produce the desired layer (film) thickness. in one embodiment, an AlON gate dielectric layer is formed to a thickness of about 10-25 nm.


Following formation of the AlON layer, an optional SiN layer (e.g., 2-4 nm thick) may be formed atop the AlON layer while the wafer remains in the ALD reaction chamber. The wafer is then removed from the ALD reaction chamber (block 305) and then subjected to the remaining processing steps necessary to completely fabricate the GaN HFET device. It is appreciated that the total processing time in the ALD reaction chamber is a function of the desired total thicknesses of the passivation and gate dielectric layers which form the multi-layer structure.


The above description of illustrated examples of the present invention, including what is described in the Abstract, are not intended to be exhaustive or to be limitation to the precise forms disclosed. While specific embodiments of, and examples for, the invention are described herein for illustrative purposes, various equivalent modifications are possible without departing from the broader spirit and scope of the present invention. Indeed, it is appreciated that the specific example thicknesses, material types, processing steps, etc., are provided for explanation purposes and that other values may also be employed in other embodiments and examples in accordance with the teachings of the present invention. These modifications can be made to examples of the invention in light of the above detailed description. The terms used in the following claims should not be construed to limit the invention to the specific embodiments disclosed in the specification and the claims. Rather, the scope is to be determined entirely by the following claims, which are to be construed in accordance with established doctrines of claim interpretation. The present specification and figures are accordingly to be regarded as illustrative rather than restrictive.

Claims
  • 1. A method of forming a passivation plus gate dielectric multilayer structure for a hetero-junction field-effect transistor (HFET) device comprising: (a) exposing, in a reaction chamber, a top surface of a nitride-based semiconductor wafer to a first source that forms a film of material on the top surface;(b) performing, within the reaction chamber, a first plasma strike that reacts with the film to form a nitride-based passivation layer on the top surface;(c) exposing, in the reaction chamber, the nitride-based semiconductor wafer to a second source that results in a reaction of a material on a surface of the nitride-based passivation layer;(d) performing, within the reaction chamber, a second plasma strike that reacts with the material to form an oxy-nitride layer directly on the nitride-based passivation layer, the nitride-based passivation layer and the oxy-nitride layer comprising a gate dielectric of the HFET device.
  • 2. The method of claim 1 wherein the first source comprises aluminum (Al), the first plasma strike comprises nitrogen (N) and the nitride-based passivation layer comprises AlN.
  • 3. The method of claim 1 wherein the first source comprises silicon (Si), the first plasma strike comprises nitrogen (N) and the nitride-based passivation layer comprises SiN.
  • 4. The method of claim 1 wherein the first source comprises a tri-methyl aluminum (TMA) source.
  • 5. The method of claim 1 further comprising repeating steps (a) and (b) until the nitride-based passivation layer is formed to a first thickness.
  • 6. The method of claim 5 further comprising repeating steps (c) and (d) until the oxy-nitride layer is formed to a second thickness, the second thickness being greater than the first thickness.
  • 7. The method of claim 6 wherein the second thickness is in a range of about 10-25 nm thick.
  • 8. The method of claim 5 wherein the first thickness is in a range of about 2-10 nm thick.
  • 9. The method of claim 1 further comprising, before step (a), loading the nitride-based semiconductor wafer into a reaction chamber, the nitride-based semiconductor wafer not being removed from the reaction chamber until completion of steps (a)-(d).
  • 10. The method of claim 1 further comprises forming a silicon nitride layer atop the oxy-nitride layer; wherein the oxy-nitride layer is formed with a graded nitrogen composition that varies from a highest atomic percentage at or near the silicon nitride layer to a lowest atomic percentage at or near the oxy-nitride layer.
  • 11. The method of claim 1 wherein the top surface of the nitride-based semiconductor wafer comprises an AlGaN layer.
  • 12. The method of claim 11 wherein the AlGaN layer is formed atop a GaN layer, a two dimensional electron gas channel (2-DEG) being formed at an interface between the AlGaN layer and the GaN layer.
  • 13. The method of claim 1 wherein the reaction chamber comprises an Atomic Layer Deposition (ALD) reaction chamber.
  • 14. The method of claim 1 wherein the film of material comprises aluminum.
  • 15. The method of claim 1 wherein the film of material comprises silicon.
Parent Case Info

This application is a continuation of application Ser. No. 13/373,811, filed Dec. 1, 2011, entitled, “GaN High Voltage HFET with Passivation Plus Gate Dielectric multilayer Structure”, now U.S. Pat. No. 8,633,094, which is assigned to the assignee of the present application.

US Referenced Citations (65)
Number Name Date Kind
4142195 Carlson et al. Feb 1979 A
4408216 Gould Oct 1983 A
6078090 Williams et al. Jun 2000 A
6515308 Kneissl et al. Feb 2003 B1
6518079 Imler Feb 2003 B2
7033854 Morita Apr 2006 B2
7041579 Barsky et al. May 2006 B2
7329587 Bruedler et al. Feb 2008 B2
7476956 Parikh et al. Jan 2009 B2
8399911 Derluyn et al. Mar 2013 B2
8592866 Yanagihara et al. Nov 2013 B2
8592868 Heikman et al. Nov 2013 B2
8629525 Zhu et al. Jan 2014 B2
8633094 Ramdani et al. Jan 2014 B2
8823013 Zhu et al. Sep 2014 B2
8916929 Li et al. Dec 2014 B2
8928037 Ramdani et al. Jan 2015 B2
8940620 Koudymov et al. Jan 2015 B2
20020197835 Sun Dec 2002 A1
20030020135 Kaminski et al. Jan 2003 A1
20050127754 Muth Jun 2005 A1
20050151255 Ando et al. Jul 2005 A1
20050179104 Shelton et al. Aug 2005 A1
20050179107 Pophristic et al. Aug 2005 A1
20050194610 Souma et al. Sep 2005 A1
20050202661 Ceruzzi et al. Sep 2005 A1
20050242365 Yoo Nov 2005 A1
20050277292 Peng Dec 2005 A1
20060051554 Kumakura Mar 2006 A1
20060081948 Lim et al. Apr 2006 A1
20060145283 Zhu et al. Jul 2006 A1
20060197107 Kanamura et al. Sep 2006 A1
20060211159 Bruederl et al. Sep 2006 A1
20060220063 Kurachi et al. Oct 2006 A1
20060261356 Iwakami et al. Nov 2006 A1
20060261384 Rueb et al. Nov 2006 A1
20070114569 Wu et al. May 2007 A1
20070164321 Sheppard et al. Jul 2007 A1
20070207628 Chua Sep 2007 A1
20090026556 Otake Jan 2009 A1
20090058532 Kikkawa et al. Mar 2009 A1
20090173951 Kikkawa Jul 2009 A1
20090278233 Pinnington et al. Nov 2009 A1
20100012977 Derluyn et al. Jan 2010 A1
20100025730 Heikman et al. Feb 2010 A1
20100176421 Van Hove et al. Jul 2010 A1
20100327322 Kub et al. Dec 2010 A1
20100330754 Herbert Dec 2010 A1
20110101370 Cheng et al. May 2011 A1
20110101371 Zhu et al. May 2011 A1
20110121313 Briere May 2011 A1
20110156212 Arena Jun 2011 A1
20110272742 Akiyama et al. Nov 2011 A1
20110298016 Li et al. Dec 2011 A1
20120112263 Tanaka et al. May 2012 A1
20120153301 Shealy et al. Jun 2012 A1
20120156836 Shealy et al. Jun 2012 A1
20120156895 Shealy et al. Jun 2012 A1
20120238063 Murphy et al. Sep 2012 A1
20120319169 Van Hove Dec 2012 A1
20130157440 Ramdani et al. Jun 2013 A1
20140077266 Ramdani et al. Mar 2014 A1
20140124789 Ramdani et al. May 2014 A1
20140239309 Ramdani et al. Aug 2014 A1
20150076510 Ramdani et al. Mar 2015 A1
Foreign Referenced Citations (13)
Number Date Country
1419713 May 2003 CN
101459080 Jun 2009 CN
100594591 Mar 2010 CN
101925995 Dec 2010 CN
102171830 Aug 2011 CN
102237405 Nov 2011 CN
2857982 Jan 2005 FR
2002064201 Feb 2002 JP
2003243323 Aug 2003 JP
2004087587 Mar 2004 JP
2009507396 Feb 2009 JP
2009302435 Dec 2009 JP
101004054 Dec 2010 KR
Non-Patent Literature Citations (4)
Entry
Van Hove et al. “CMOS Process-Compatible High-Power Low-Leakage AlGaN/GaN MISHEMT on Silicon,” IEEE Electron Device Letters, Jan. 20, 2012, pp. 1-3, DOI 10.1109/LED.2012.2188016.
Maeda et al. “DC and RF Characteristics in AL2O3/SI3N4 Insulated-Gate AlGaN/GaN Heterostructure Field-Effect Transistors,” Japanese Journal of Applied Physics, vol. 44, No. 21, 2005, pp. L646-L648.
Maeda et al. “Design of Insulator/AlGaN Structures in MIS AlGaN/GaN HFETs for Higher Device Performance,” Gallium Nitride Materials and Devices IV, Proc of SPIE vol. 7216 721605 1-12, 2009, DOI 10.1117/12.808816.
Domenica Visalli “Optimization of GaN-on-Si HEMTs for High Voltage Applications,” Katholieke Universiteit Leuven, Celestijnenlaan 200d-bus 2417 3001 Leuven Belgie, Dec. 2011, pp. 4-5/80/82.
Related Publications (1)
Number Date Country
20140124789 A1 May 2014 US
Continuations (1)
Number Date Country
Parent 13373811 Dec 2011 US
Child 14154355 US