Claims
- 1. A multi-chip, multi-layer chip pyramidal carrier and circuit board structure comprising;
- I. A multi-chip, multi-layer chip pyramidal carrier comprising:
- a. a first chip carrier formed of a first flexible film of dielectric material having a top surface and bottom surface;
- a plurality of I/C chips disposed on and connected to said top surface of said first flexible film;
- electrical circuitry on said top surface of said first flexible film connected to said I/C chips;
- a plurality of solder balls disposed on said bottom surface of said first flexible film;
- electrically conducting vias extending from said top surface to said bottom surface interconnecting said circuitry on the top surface with at least some of said solder balls on the bottom surface of said first flexible film;
- b. a second chip carrier formed of a second flexible film of dielectric material having a top surface and a bottom surface;
- a plurality of I/C chips and a plurality of pads disposed on said top surface of said second flexible film;
- electrical circuitry on said top surface of said second flexible film connected to said I/C chips and said pads;
- a plurality of solder balls disposed on the bottom surface of said second flexible film;
- electrically conducting vias extending from said top surface to said bottom surface interconnecting said circuitry on the top surface with at least some of said solder balls on the bottom surface of said second flexible film;
- said solder balls of the first chip carrier being electrically and mechanically connected to at least some of said pads on the top surface of the second chip carrier; and
- c. a third chip carrier formed of a third flexible film of dielectric material having a top surface and a bottom surface;
- a plurality of I/C chips and a plurality of pads disposed on said top surface of said third flexible film;
- electrical circuitry on said top surface of said third flexible film connected to said I/C chips and said pads;
- a plurality of solder balls disposed on the bottom surface of said third flexible film;
- electrically conducting vias extending from said top surface to said bottom surface interconnecting said circuitry on the top surface with at least some of said solder balls on the bottom surface of said third flexible film;
- said solder balls of the second chip carrier being electrically and mechanically connected to at least some of said pads on the top surface of the third chip carrier; and
- II. a circuit board formed of a dielectric material having a top surface with a plurality of pads disposed on said top surface, said solder balls of said third chip carrier being electrically and mechanically joined to said pads on said top surface of said circuit board.
- 2. The structure as defined in claim 1 wherein said solder balls of said second chip carrier are joined to said pads on the top surface of said circuit board with a joining material having a melting point lower than said solder balls on said second chip carrier.
- 3. The structure as defined in claim 2 wherein said joining material is a reflowed solder paste.
- 4. The structure as defined in claim 1 wherein said film of flexible dielectric material of each chip carrier is a polyimide.
- 5. The structure as defined in claim 1 wherein the vias in each film of dielectric material include holes having metal plated on the surfaces thereof.
- 6. The structures as defined in claim 5 wherein said vias include solder disposed therein.
- 7. The structure as defined in claim 1 further characterized by at least one of the chip carriers having stiffeners secured to one surface thereof.
- 8. The structure as defined in claim 7 wherein each stiffener is secured to the top surface of a chip carrier.
- 9. The structure as defined in claim 1 further characterized by a heat sink in thermal conducting relationship with at least one of said I/C chips.
- 10. The structure as defined in claim 9 wherein each heat sink includes a strip of metal.
- 11. The structure as defined in claim 10 wherein each strip of metal is bonded to an I/C chip by a thermally conducting adhesive.
- 12. The structure as defined in claim 9 wherein said heat sink includes a thermal adhesive between at least one I/C chip on said second chip carrier and the second surface of said first chip carrier.
- 13. The structure as defined in claim 1 further characterized by an electrically conducting ground plane disposed on the second surface of each film of dielectric material.
Parent Case Info
This application is a continuation of application Ser. No. 08/366,816 filed on Dec. 30, 1994 now abandoned.
US Referenced Citations (14)
Foreign Referenced Citations (5)
Number |
Date |
Country |
274129 |
Dec 1989 |
DEX |
58-92230 |
Jun 1983 |
JPX |
4-290258 |
Oct 1992 |
JPX |
5-82710 |
Apr 1993 |
JPX |
5-335633 |
Dec 1993 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
366816 |
Dec 1994 |
|