In the formation of three-dimensional integrated circuits (3DICs), the device dies that have integrated circuits formed therein are packaged with other package components such as interposers, package substrates, device dies, printed circuit boards (PCBs), and the like. In some of the packages, the package components also need to be bonded to each other. For example, a device die may be bonded to an interposer, which is further bonded to a package substrate. The package substrate with the interposer and the device die bonded thereon may further be bonded to a PCB.
The bonding between the package components may be performed through flip-chip bonding, which may be metal-to-metal bonding or solder bonding. Reliable bonding methods are currently explored.
For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the embodiments of the disclosure are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative, and do not limit the scope of the disclosure.
A package is provided in accordance with various embodiments. The variations of the embodiments are discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
Interconnect structure 114 is formed on a side of substrate 110. Throughout the description, the side of interconnect structure 114 having interconnect structure 114 is referred to as the front side, and the opposite side is referred to as the backside. Interconnect structure 114 includes metal lines/pads 116 and vias 118, which are electrically coupled to through-vias 112. Metal lines/pads 116 and vias 118 are formed in dielectric layers 120. On the backside of package component 100, an interconnect structure (not shown) may be formed, which may also comprise metal lines and vias similar to interconnect structure 114. Alternatively, the backside interconnect structure is not formed. Both the interconnect structure 114 and the backside interconnect structure are optional. Dielectric layer 124 may be formed on the backside of substrate 110 when substrate 110 is a semiconductor substrate. On the backside of package component 100, connector 128 is formed and electrically coupled to through-via 112. In some exemplary embodiments, connector 128 is a solder ball. In alternative embodiments, connector 128 may be a metal pad, a metal pillar, a metal pillar with a solder cap thereon, or the like.
Package component 100 may not include active devices such as transistors therein. In some embodiments, package component 100 is a passive component that includes passive devices 126, which may include resistors, capacitors, inductors, and/or the like. In alternative embodiments, package component 100 is free from both active devices and passive devices therein.
On the front top surface reside connector structures. One of connector structures may include under-bump-metallurgy (UBM) 132, which may be formed of a copper seed layer and a titanium layer under the copper seed layer, although other materials/layers may be used. Although
Diffusion barrier 136 is formed on the top surface of metal pillar 134, and may be formed of plating, for example. In accordance with some embodiments, diffusion barrier 136 is formed of an inert metal(s) that may act as a barrier for preventing the inter-diffusion of copper and solder. For example, diffusion barrier 136 may be formed of nickel. In some embodiments, sidewall protection layer 137 is formed on the sidewalls of metal pillar 134. In alternative embodiments, no sidewall protection layer 137 is formed. Sidewall protection layer 137 may be a composite layer including a plurality of layers formed of different materials, and may be electro-less nickel electro-less palladium immersion gold (ENEPIG), which includes a nickel layer, a palladium layer on the nickel layer, and a gold layer on the palladium layer. The gold layer may be formed using immersion plating. In other embodiments, protection layer 137 may be formed of other finish materials and methods, including, but not limited to, electro-less nickel immersion gold (ENIG), electro-less nickel electro-less gold (ENEG), immersion tin, immersion silver, or the like.
Diffusion barrier 136 may have thickness T1 greater than about 2 μm, and may act as an effective barrier for preventing the formation of inter-metal compound (IMC) that is formed between the solder in the overlying solder cap 138 and the copper in metal pillar 134. As a result, in the resulting package after package component 100 is bonded to package component 200 (
Solder cap 138 is formed on the top surface of diffusion barrier 236, and may be formed of plating, for example. Solder cap 138 may be formed of a eutectic solder material. Alternatively, solder cap 138 may be a lead-free solder. Solder cap 138 may be reflowed to have a rounded surface. Alternatively, solder cap 138 may remain not reflowed, and hence may have a flat top surface.
In the embodiments wherein no protection layer 137 is formed on the sidewalls of metal pillar 134 (
In accordance with embodiments, a package component is free from active devices therein. The package component includes a substrate, a through-via in the substrate, a top dielectric layer over the substrate, and a metal pillar having a top surface over a top surface of the top dielectric layer. The metal pillar is electrically coupled to the through-via. A diffusion barrier is over the top surface of the metal pillar. A solder cap is disposed over the diffusion barrier.
In accordance with other embodiments, a device includes an interposer bonded to a package component. The interposer include a substrate, a through-via in the substrate, a top dielectric layer over the substrate, a first metal pillar having a top surface over a top surface of the top dielectric layer, and a first diffusion barrier having a portion over the top surface of the first metal pillar. The package component includes a second top dielectric layer, a second metal pillar extending beyond the second top dielectric layer, a second diffusion barrier on a surface of the second metal pillar, and a solder region in contact with the first and the second diffusion barriers, The solder region extends on sidewalls of the first metal pillar.
In accordance with yet other embodiments, an interposer includes a substrate, a through-via in the substrate, a top dielectric layer over the substrate, a copper pillar having a top surface over a top surface of the top dielectric layer, and a diffusion barrier over and contacting the top surface of the copper pillar. The diffusion barrier comprises a non-copper metal. A solder cap is disposed over and contacting the diffusion barrier, wherein the solder cap is electrically coupled to the through-via.
Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the embodiments as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the disclosure.
This application is a continuation of U.S. patent application Ser. No. 13/298,046, filed on Nov. 16, 2011, and entitled “3D IC Packaging Structures and Methods with a Metal Pillar,” which application claims the benefit of U.S. Provisional Application No. 61/491,301, filed on May 30, 2011, and entitled “3DIC Packaging Structures and Methods,” which applications are hereby incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
3996034 | Taylor et al. | Dec 1976 | A |
4811082 | Jacobs et al. | Mar 1989 | A |
4990462 | Sliwa, Jr. | Feb 1991 | A |
5075253 | Sliwa, Jr. | Dec 1991 | A |
5194403 | Delage et al. | Mar 1993 | A |
5313371 | Knecht et al. | May 1994 | A |
5334804 | Love et al. | Aug 1994 | A |
5380681 | Hsu | Jan 1995 | A |
5481133 | Hsu | Jan 1996 | A |
6002177 | Gaynes et al. | Dec 1999 | A |
6051190 | Birch et al. | Apr 2000 | A |
6187678 | Gaynes et al. | Feb 2001 | B1 |
6218281 | Watanabe et al. | Apr 2001 | B1 |
6229216 | Ma et al. | May 2001 | B1 |
6229220 | Saitoh et al. | May 2001 | B1 |
6236115 | Gaynes et al. | May 2001 | B1 |
6271059 | Bertin et al. | Aug 2001 | B1 |
6279815 | Correia et al. | Aug 2001 | B1 |
6355501 | Fung et al. | Mar 2002 | B1 |
6392163 | Rinne et al. | May 2002 | B1 |
6434016 | Zeng et al. | Aug 2002 | B2 |
6448661 | Kim et al. | Sep 2002 | B1 |
6461895 | Liang et al. | Oct 2002 | B1 |
6528109 | Filev | Mar 2003 | B1 |
6562653 | Ma et al. | May 2003 | B1 |
6570248 | Ahn et al. | May 2003 | B1 |
6578754 | Tung | Jun 2003 | B1 |
6592019 | Tung | Jul 2003 | B2 |
6600222 | Levardo | Jul 2003 | B1 |
6607938 | Kwon et al. | Aug 2003 | B2 |
6661085 | Kellar et al. | Dec 2003 | B2 |
6762076 | Kim et al. | Jul 2004 | B2 |
6774306 | Smith | Aug 2004 | B2 |
6790748 | Kim et al. | Sep 2004 | B2 |
6818545 | Lee et al. | Nov 2004 | B2 |
6853076 | Datta et al. | Feb 2005 | B2 |
6887769 | Kellar et al. | May 2005 | B2 |
6908565 | Kim et al. | Jun 2005 | B2 |
6908785 | Kim | Jun 2005 | B2 |
6917119 | Lee et al. | Jul 2005 | B2 |
6924551 | Rumer et al. | Aug 2005 | B2 |
6943067 | Greenlaw | Sep 2005 | B2 |
6946384 | Kloster et al. | Sep 2005 | B2 |
6975016 | Kellar et al. | Dec 2005 | B2 |
7008867 | Lei | Mar 2006 | B2 |
7037804 | Kellar et al. | May 2006 | B2 |
7056807 | Kellar et al. | Jun 2006 | B2 |
7064436 | Ishiguri et al. | Jun 2006 | B2 |
7087538 | Staines et al. | Aug 2006 | B2 |
7101781 | Ho et al. | Sep 2006 | B2 |
7151009 | Kim et al. | Dec 2006 | B2 |
7157787 | Kim et al. | Jan 2007 | B2 |
7215033 | Lee et al. | May 2007 | B2 |
7276799 | Lee et al. | Oct 2007 | B2 |
7279795 | Periaman et al. | Oct 2007 | B2 |
7307005 | Kobrinsky et al. | Dec 2007 | B2 |
7317256 | Williams et al. | Jan 2008 | B2 |
7320928 | Kloster et al. | Jan 2008 | B2 |
7345350 | Sinha | Mar 2008 | B2 |
7391112 | Li et al. | Jun 2008 | B2 |
7402442 | Condorelli et al. | Jul 2008 | B2 |
7402515 | Arana et al. | Jul 2008 | B2 |
7410884 | Ramanathan et al. | Aug 2008 | B2 |
7432592 | Shi et al. | Oct 2008 | B2 |
7494845 | Hwang et al. | Feb 2009 | B2 |
7498119 | Limb et al. | Mar 2009 | B2 |
7528494 | Furukawa et al. | May 2009 | B2 |
7531890 | Kim | May 2009 | B2 |
7557597 | Anderson et al. | Jul 2009 | B2 |
7576435 | Chao | Aug 2009 | B2 |
7687311 | Lee et al. | Mar 2010 | B1 |
7816743 | Furukawa et al. | Oct 2010 | B2 |
7834450 | Kang | Nov 2010 | B2 |
7863739 | Lee et al. | Jan 2011 | B2 |
8159070 | Lin et al. | Apr 2012 | B2 |
8232193 | Chang | Jul 2012 | B2 |
8242011 | Lim et al. | Aug 2012 | B2 |
8349721 | Shim et al. | Jan 2013 | B2 |
8610285 | Yu et al. | Dec 2013 | B2 |
8637392 | Arvin et al. | Jan 2014 | B2 |
8664760 | Yu et al. | Mar 2014 | B2 |
20020090805 | Yap et al. | Jul 2002 | A1 |
20020117330 | Eldridge et al. | Aug 2002 | A1 |
20020166688 | Smith | Nov 2002 | A1 |
20030006062 | Stone et al. | Jan 2003 | A1 |
20030155408 | Fanti | Aug 2003 | A1 |
20040007779 | Arbuthnot et al. | Jan 2004 | A1 |
20040096697 | Tai et al. | May 2004 | A1 |
20040166661 | Lei | Aug 2004 | A1 |
20050062169 | Dubin et al. | Mar 2005 | A1 |
20050239277 | Mercer | Oct 2005 | A1 |
20070004121 | Eckstein et al. | Jan 2007 | A1 |
20080048320 | Lee et al. | Feb 2008 | A1 |
20080081464 | Matsuda | Apr 2008 | A1 |
20080185716 | Huang | Aug 2008 | A1 |
20080194095 | Daubenspeck et al. | Aug 2008 | A1 |
20080246151 | Yang et al. | Oct 2008 | A1 |
20100109159 | Ho | May 2010 | A1 |
20100132998 | Lee et al. | Jun 2010 | A1 |
20100164098 | Kuechenmeister et al. | Jul 2010 | A1 |
20100276787 | Yu et al. | Nov 2010 | A1 |
20100330798 | Huang et al. | Dec 2010 | A1 |
20110006416 | Tseng et al. | Jan 2011 | A1 |
20110049705 | Liu | Mar 2011 | A1 |
20110049716 | Yang | Mar 2011 | A1 |
20110084381 | Lo | Apr 2011 | A1 |
20110101519 | Hsiao | May 2011 | A1 |
20110101526 | Hsiao | May 2011 | A1 |
20110193218 | Arvin | Aug 2011 | A1 |
20110254161 | Hu | Oct 2011 | A1 |
20110266667 | Wu et al. | Nov 2011 | A1 |
20110298123 | Hwang et al. | Dec 2011 | A1 |
20110304042 | Lin et al. | Dec 2011 | A1 |
20120007228 | Lu et al. | Jan 2012 | A1 |
20120007231 | Chang | Jan 2012 | A1 |
20120043654 | Lu et al. | Feb 2012 | A1 |
20120061823 | Wu et al. | Mar 2012 | A1 |
20120091577 | Hwang et al. | Apr 2012 | A1 |
20120193785 | Lin et al. | Aug 2012 | A1 |
20120267781 | Lu et al. | Oct 2012 | A1 |
20140131864 | Yu et al. | May 2014 | A1 |
Number | Date | Country |
---|---|---|
1901198 | Jan 2007 | CN |
101740417 | Jun 2016 | CN |
05335313 | Dec 1993 | JP |
2000228420 | Aug 2000 | JP |
Entry |
---|
Lin, T.H., et al., “Electromigration Study of Micro Bumps at Si/Si Interface in 3DIC Package for 28nm Technology and Beyond,” IEEE Electronic Components and Technology Conference, May 31-Jun. 3, 2011, pp. 346-350. |
Wei, C.C., et al., “Comparison of the Electromigration Behaviors Between Micro-bumps and C4 Solder Bumps,” 2011 Electronic Components and Technology Conference, pp. 706-710. |
Number | Date | Country | |
---|---|---|---|
20140038405 A1 | Feb 2014 | US |
Number | Date | Country | |
---|---|---|---|
61491301 | May 2011 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13298046 | Nov 2011 | US |
Child | 14045578 | US |