In the formation of a wafer-level chip scale package (WLCSP), integrated circuit devices such as transistors are first formed at the surface of a semiconductor substrate in a wafer. An interconnect structure is then formed over the integrated circuit devices. A metal pad is formed over, and is electrically coupled to, the interconnect structure. A passivation layer and a first polymer layer are formed on the metal pad, with the metal pad exposed through the openings in the passivation layer and the first polymer layer.
Post-passivation interconnect (PPI) is then formed, followed by the formation of a second polymer layer over the PPI. An Under-Bump-Metallurgy (UBM) is formed extending into an opening in the second polymer layer, wherein the UBM is electrically connected to the PPI. A solder ball is then placed over the UBM and reflowed.
For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the embodiments of the disclosure are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are illustrative, and do not limit the scope of the disclosure.
A wafer comprising a Post-Passivation Interconnect (PPI) structure and the method of forming the same are provided in accordance with an embodiment. The intermediate stages of manufacturing various embodiments are illustrated. The variations of the embodiment are then discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
Referring to
Metal pad 30 is formed over interconnect structure 24, and may be electrically coupled to integrated circuit devices 21 through metal lines 26 and vias 28, wherein lines 29 is illustrated to represent the electrical coupling. Metal pad 30 may be an aluminum pad or an aluminum-copper pad, and hence is alternatively referred to as aluminum pad 30 hereinafter, although other metallic materials may be used. Passivation layer 32 is formed over interconnect structure 24. A portion of passivation layer 32 may cover the edge portions of aluminum pads 30, and a central portion of aluminum pad 30 is exposed through an opening in passivation layer 32. Passivation layer 32 may be a single layer or a composite layer, and may be formed of a non-porous material. In some embodiments, passivation layer 32 is a composite layer comprising a silicon oxide layer (not shown), and a silicon nitride layer (not shown). Passivation layer 32 may also be formed of other non-porous dielectric materials such as Un-doped Silicate Glass (USG), silicon oxynitride, and/or the like.
Referring to
Polymer layer 36 is patterned to form openings 38 and 40. Opening 40 is aligned to metal pad 30, wherein metal pad 30 is exposed through 40. Openings 38 are misaligned with metal pads and the metal lines (if any) that are formed simultaneously with the formation of metal pad 30. Accordingly, passivation layer 32 is exposed through openings 38. In the embodiments that polymer layer 36 is formed of a photo-sensitive material, polymer layer 36 is patterned by exposing to light through a lithography mask (not shown). The exposed polymer layer 36 is then developed to form openings 38 and 40.
PPI 44 includes portion 44A (also referred to as a level portion hereinafter), which is overlying polymer layer 36, and portion 44B (also referred to as a plug portion hereinafter), which acts as a via to electrically couple to metal pad 30. Furthermore, PPI 44 further includes portions 44C, which are formed in opening 38 (
Next, UBM layer 50 is formed. In some embodiments, UBM layer 50 includes a barrier layer and seed layer (not shown) over the barrier layer. UBM layer 50 extends into the opening in polymer layer 48, and is electrically coupled to, and may be in physical contact with, PPI 44. The barrier layer may be a titanium layer, a titanium nitride layer, a tantalum layer, a tantalum nitride layer, or layers formed of a titanium alloy or a tantalum alloy. The materials of the seed layer may include copper or copper alloys. In some embodiments, UBM layer 50 is formed using PVD or other applicable methods.
Further referring to
PPI portion 44A includes portion 44D that is overlapped by UBM layer 50 and connector 52, and portion 44E, which is not overlapped by UBM 50 and connector 52. In some embodiments, PPI plugs 44C are formed under portion 44E, while under portion 44D, there is no PPI plug formed. In alternative embodiments, PPI plugs 44C are formed under both portions 44D and 44E.
In a same chip or a same wafer, some of PPIs (such as PPI 44) may include PPI plugs, while some other PPIs (such as 144) may not include PPI plugs. In some embodiments, whether to form PPI plugs for a PPI is determined by the local pattern density of the PPIs. The local pattern density is calculated as the total top-view area of all PPIs in a local chip region 54 divided by the top-view area of the local chip region 54. For example, local chip region 54 may have length L2 and width W2 equal to or greater than about 125 μm, although different sizes may also be specified to define the sizes of local regions. For example, length L2 and width W2 may have values between about 50 μm and about 500 μm. When the local pattern density is greater than a pre-determined threshold pattern density, for example, about 60 percent, PPI plugs 44C need to be formed in the PPIs in the respective local chip regions. Otherwise, if the local pattern density of the PPIs is lower than the pre-determined threshold pattern density, the PPI plugs may be, or may not be, formed as parts of the PPIs in the respective local chip region. For example, the PPIs in local chip region 54 in
Equation 1 is provided below to specify the condition that PPI plugs are to be formed:
APPI/Alocal>Pth [Eq. 1]
Wherein APPI is a total area of PPIs in a local chip region 54, Alocal is the total chip area of the local chip region 54, and Pth is the pre-determined threshold pattern density of the PPIs in local chip region 54. The minimum sizes of local chip regions 54 and the pre-determined threshold pattern density are determined in accordance with design rules.
When PPI plugs 44C are formed in the respective local chip region 54, the following relationship may also exist:
(APPI−Aplug)/Alocal<=Pth [Eq. 2]
wherein Aplug is the total area of all PPI plugs 44C in the respective local chip region 54. Equation 2 indicates that the total top-view area of PPI plugs 44C is selected to compensate for the overly high pattern density of PPIs in local chip regions. Accordingly, the higher the pattern density of PPIs, the more (and/or the larger) PPI plugs 44C are formed.
Referring to
Similar to the formation of PPI plugs 44C, whether to form polymer plugs 48A in a PPI may be determined by the local pattern density of PPIs. For example, when the local pattern density of PPIs in local chip region 54 is greater than the pre-determined threshold pattern density, then openings 56 (
In the embodiments, the PPI plugs and/or the polymer plugs are used to reduce the delamination between PPIs 44 (
In accordance with embodiments, a device includes device includes a metal pad, a passivation layer overlapping edge portions of the metal pad, and a first polymer layer over the passivation layer. A Post-Passivation-Interconnect (PPI) has a level portion overlying the first polymer layer, and a plug portion that has a top connected to the level portion. The plug portion extends into the first polymer layer. A bottom surface of the plug portion is in contact with a dielectric material. A second polymer layer is overlying the first polymer layer.
In accordance with other embodiments, a device includes a metal pad, a passivation layer overlapping edge portions of the metal pad, and a first polymer layer overlying the passivation layer. A PPI includes a level portion overlying the first polymer layer, a plurality of plug portions underlying the first portion and extending into the first polymer layer, wherein bottom surfaces of the plug portions are in contact with the passivation layer, and a third portion electrically coupling the level portion to the metal pad. A second polymer layer is over the first polymer layer. A UBM extends into the second polymer layer to electrically couple to the PPI. A solder-containing connector is over the UBM and electrically coupled to the metal pad through the PPI. The plug portions may be vertically misaligned with the UBM.
In accordance with yet other embodiments, a device includes a metal pad, a passivation layer comprising portions overlapping edge portions of the metal pad, and a first polymer layer over the metal pad. A PPI includes a first portion overlying the first polymer layer, and a second portion underlying the first portion and electrically coupling the first portion to the metal pad. A second polymer layer includes a level portion over the PPI, and a plug portion extending into, and encircled by, the PPI. A bottom surface of the polymer plug may be in contact with a top surface of the first polymer layer.
Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the embodiments as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the present disclosure.
This application is a divisional of U.S. patent application Ser. No. 13/618,382, entitled “Post Passivation Interconnect Structures and Methods for Forming the Same,” filed on Sep. 14, 2012, which application is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
6218281 | Watanabe et al. | Apr 2001 | B1 |
20040053483 | Nair | Mar 2004 | A1 |
20040137660 | Murata | Jul 2004 | A1 |
20040245639 | Yao | Dec 2004 | A1 |
20060040491 | Lim | Feb 2006 | A1 |
20060291029 | Lin | Dec 2006 | A1 |
20070001301 | Wang | Jan 2007 | A1 |
20070176292 | Chen et al. | Aug 2007 | A1 |
20070287279 | Daubenspeck et al. | Dec 2007 | A1 |
20080308934 | Alvarado | Dec 2008 | A1 |
20090194889 | Jeng et al. | Aug 2009 | A1 |
20100001412 | Chang et al. | Jan 2010 | A1 |
20100072624 | Liu | Mar 2010 | A1 |
20100244188 | Mihara | Sep 2010 | A1 |
20100283148 | Tsai et al. | Nov 2010 | A1 |
20110018128 | Wei et al. | Jan 2011 | A1 |
20110031618 | Yu et al. | Feb 2011 | A1 |
20110115073 | Chen | May 2011 | A1 |
20130026618 | Chen | Jan 2013 | A1 |
Number | Date | Country | |
---|---|---|---|
20150130057 A1 | May 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13618382 | Sep 2012 | US |
Child | 14603881 | US |