Claims
- 1. A method of producing a semiconductor device comprising the steps of:
- (a) forming a lead frame assembly which includes a plurality of lead frames which are spaced apart from one another and stacked, said lead frames including a first lead frame having leads formed thereon, a second lead frame arranged below the first lead frame and having a stage on which a semiconductor chip is mounted, said stage separated from said leads by a first gap, and third lead frames arranged below the second lead frame by second gaps and having electrode members;
- (b) connecting wires between the semiconductor chip and the first lead frame, between the semiconductor chip and the third lead frames, and between the third leads frames and the first lead frame by a wire bonding;
- (c) forming a resin package by a resin which fills the first and second gaps and which encapsulates the semiconductor chip, the stage, the electrode members and inner leads of the leads; and
- (d) cutting off unwanted parts of the lead frame assembly located outside the resin package;
- wherein step (a) interposes spacers only in said unwanted parts of the lead frame assembly so that the first and second lead frames and the third lead frames are spaced apart from one another.
- 2. The method as claimed in claim 1, wherein said step (c) molds the resin package using dies which include positioning means for positioning the electrode members.
- 3. The method as claimed in claim 2, wherein said step (a) forms a lead frame assembly having positioning parts which are engaged by the positioning means of the dies in said step (c).
- 4. The method as claimed in claim 1, wherein said step (a) forms a lead frame assembly in which each third lead frame has an outer frame and the electrode members supported on the outer frame via support bars, and said step (c) molds the resin package using dies which are located on the inside of the outer frame and put between the support bars to prevent resin leakage.
- 5. The method as claimed in claim 1, which further comprises the step of:
- (e) plating surfaces of at least one of the first and second lead frames to enable wire bonding thereon.
- 6. The method as claimed in claim 5, wherein said (e) plates a metal selected from a group consisting of Pd, Ag and Au.
- 7. A method as claimed in claim 1, wherein said plurality of lead frames are stacked with spacers, a first spacer providing said first gap between said first and second lead frames and second spacers formed between said second and third lead frames and between third lead frames and wherein said resin, which fills said first and second gaps, isolates said first, second and third lead frames from one another.
- 8. A method of producing a semiconductor device comprising the steps of:
- (a) forming a lead frame assembly which includes a plurality of lead frames which are spaced apart from one another and stacked, said lead frames including a first lead frame having leads formed thereon, a second lead frame arranged below the first lead frame and having a stage on which a semiconductor chip is mounted, said stage separated from said leads by a first gap, a third lead frame arranged below the second lead frame by a second gap and having first electrode members, and a fourth lead frame arranged below the third lead frame by a third gap and having second electrode members;
- (b) connecting wires between the semiconductor chip and the first lead frame, between the semiconductor chip and the third lead frame, between the semiconductor chip and the fourth lead frame, between the third lead frame and the first lead frame and between the fourth lead frame and the first lead frame by a wire bonding;
- (c) forming a resin package by a resin which fills the first, second and third gaps and which encapsulates the semiconductor chip, the stage, the first and second electrode members and inner leads of the leads, wherein said stage and first electrode members are isolated and said first and second electrode members are isolated; and
- (d) cutting off unwanted parts of the lead frame assembly located outside the resin package.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-001560 |
Jan 1992 |
JPX |
|
Parent Case Info
This is a divisional, of application Ser. No. 08/000,037 filed Jan. 4, 1993, U.S. Pat. No. 5,399,804.
US Referenced Citations (9)
Foreign Referenced Citations (2)
Number |
Date |
Country |
90137249 |
May 1990 |
JPX |
9106978 |
May 1991 |
WOX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
000037 |
Jan 1993 |
|