Claims
- 1. A semiconductor module, comprising:a first integrated circuit die having a planar surface, said first integrated circuit die comprising: a first conductive pad disposed substantially on said planar surface and disposed substantially along a median line of said planar surface; a redistributed conductive pad electrically connected to said first conductive pad and disposed near a periphery of said planar surface; and a second integrated circuit die stacked adjacent to said planar surface and offset from said periphery, such that a second conductive pad on said second integrated circuit die can be electrically connected to said redistributed conductive pad.
- 2. The semiconductor module of claim 1, wherein said first conductive pad is disposed on the surface of said first integrated circuit die.
- 3. The semiconductor module of claim 1, wherein said redistributed conductive pad is electrically connected to said first conductive pad by a conductive trace.
- 4. The semiconductor module of claim 3, wherein said conductive trace is a copper trace.
- 5. The semiconductor module of claim 1, wherein said redistributed conductive pad is located at the periphery of said planar surface.
- 6. The semiconductor module of claim 1, wherein said second integrated circuit die is stacked above said first integrated circuit die in a staircase-like manner.
- 7. The semiconductor module of claim 1, wherein said second integrated circuit die is stacked above an insulator which is stacked above said first integrated circuit die, where said first integrated circuit die, said insulator and second integrated circuit die are stacked in a staircase-like manner.
- 8. The semiconductor module of claim 1, wherein said second conductive pad is disposed near a periphery of said second integrated circuit die.
- 9. The semiconductor module of claim 1, further including third and fourth integrated circuit dice stacked adjacent one another in the same manner that said second integrated circuit die is stacked adjacent said first integrated circuit die.
- 10. A memory module, comprising:a first integrated circuit die having a planar surface, said first integrated circuit die comprising: a first conductive pad disposed substantially on said planar surface and disposed substantially along a median line of said planar surface; a redistributed conductive pad electrically connected to said first conductive pad and disposed near a periphery of said planar surface; a second integrated circuit die stacked adjacent to said planar surface and offset from said periphery, where said second integrated circuit die includes a second conductive pad; and a bus electrically connecting said redistributed conductive pad to said second conductive pad.
- 11. The memory module of claim 10, wherein said bus connects said first and second circuit die to a common signal.
- 12. The memory module of claim 10, wherein said bus is terminated internal to said memory module.
- 13. The memory module of claim 10, wherein said first conductive pad is disposed on the surface of said first integrated circuit die.
- 14. The memory module of claim 10, wherein said redistributed conductive pad is electrically connected to said first conductive pad by a conductive trace.
- 15. The memory module of claim 14, wherein said conductive trace is a copper trace.
- 16. The memory module of claim 10, wherein said redistributed conductive pad is located at the periphery of said planar surface.
- 17. The memory module of claim 1, wherein said second integrated circuit die is stacked above said first integrated circuit die in a staircase-like manner.
Parent Case Info
This is a continuation-in-part of U.S. patent application Ser. No. 09/471,304 filed Dec. 23, 1999.
US Referenced Citations (13)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/471304 |
Dec 1999 |
US |
Child |
09/685941 |
|
US |