This application represents the national stage entry of PCT International Application No. PCT/EP2014/051194 filed Jan. 22, 2014 and claims priority to German Patent Application No. 10 2013 001 642.8 filed Jan. 31, 2013. The contents of this application are hereby incorporated by reference as if set forth in their entirety herein.
The present invention relates to a chip arrangement comprising a terminal substrate and a plurality of semiconductor substrates which are arranged on the terminal substrate, wherein terminal faces arranged on a contact surface of the semiconductor substrates are connected to terminal faces on a contact surface of the terminal substrate.
As the miniaturization of electronic devices increases, so do the demands in regard to the density of integration of the electronic components used therein. This applies in particular to memory components or memory extensions, which are typically composed of a plurality of memory chips which are electrically contacted via a common contact substrate.
From DE 196 26 126 A1, a chip arrangement as schematically illustrated in
In view of the complex structure of the chip arrangement illustrated in
Starting from the state of the art, it is the object of the invention to propose a chip arrangement that can be easily produced, and to propose a method that permits easy production of a chip arrangement.
Said object is attained by a chip arrangement having the features of claim 1 and by a method for producing a chip arrangement having the features of claim 7.
In the chip arrangement according to the invention, the chips extend parallel with a lateral edge and transversally with their contact surface to the contact surface of the terminal substrate, wherein vias are arranged in the terminal substrate, which connect external contacts arranged on an external contact side to the terminal faces formed as internal contacts on the contact surface of the terminal substrate, wherein terminal faces of the semiconductor substrates, which are arranged adjacent to the lateral edge, are connected to the internal contacts of the terminal substrate by way of a re-melted solder material deposit. The chip arrangement according to the invention thus permits a row arrangement of the chips, the chips being connected to the terminal substrate merely at a lateral edge.
Preferably, the internal contacts of the terminal substrate and the terminal faces of the chips are arranged relative to one another in such a manner that they form a spatial corner so that a re-melting of the solder material deposits, which are arranged merely on the internal contacts of the terminal substrate, permits a wetting of the terminal faces of the chips.
It is preferred that the spatial corners formed between the internal contacts and the terminal faces have a corner angle α of between 30° and 150°, wherein a corner angle α of between 60° and 120° and in particular of 90° allows for a particularly compact formation of the chip arrangement.
If the lateral edges of the chips and the contact surface of the terminal substrate are spaced from one another by a filling gap, said filling gap can be filled with a molding material so as to produce a particularly durable mechanical connection between the chips and the terminal substrate.
In the method according to the invention for producing a chip arrangement comprising a terminal substrate and a plurality of semiconductor substrates which are arranged on the terminal substrate, in particular chips, wherein terminal faces arranged on a contact surface of the semiconductor substrates are connected to terminal faces on a contact surface of the terminal substrate, the chips are positioned parallel with a lateral edge and transversally with their contact surface to the contact surface of the terminal substrate in such a manner that terminal faces of the chips, which are arranged adjacent to the lateral edge, are assigned to the terminal faces of the terminal substrate, which form internal contacts and which are connected to external contacts arranged on an external contact side of the terminal substrate by means of vias formed in the terminal substrate, and the internal contacts are subsequently connected to the terminal faces by way of re-melted solder material deposits.
If solder material deposits are arranged on the internal contacts of the terminal substrate so as to produce the connection between the terminal faces of the chip and the internal contacts of the terminal substrate, an application of solder material to the plurality of chips can be omitted. Instead, solder material deposits need only be applied to the internal contacts of the terminal substrate, which, in this context, may moreover be already located in the position suitable for the placement of chips thereon.
If the solder material deposits are arranged on the internal contacts of the terminal substrate before the semiconductor substrates are positioned on the contact surface of the terminal substrate, the application of solder material is not impeded by previously positioned chips.
It is particularly advantageous if the positioning of the chips on the contact surface of the terminal substrate takes place by means of a placement tool in such a manner that the chips are picked up by the placement tool, are oriented in correspondence to the desired position relative to the terminal substrate, and are held in said position.
Preferably, the chips are held in position in such a manner that a filling gap is formed between the lateral edges of the chips and the contact surface of the terminal substrate.
It is particularly preferred if the chips are positioned in such a manner that the internal contacts of the terminal substrate and the terminal faces of the chips are arranged relative to one another in such a manner that a corner angle α is formed between them.
Preferably, the chips are held by means of negative pressure.
If the re-melting of the solder material deposits for producing the connection between the internal contacts of the terminal substrate and the terminal faces of the chips takes place while the chips are being positioned, the positioning and re-melting can be performed in a common method step.
Preferably, the solder material deposits are re-melted by means of laser energy in such a manner that the solder material deposits are impinged with laser radiation passing through the placement tool.
For a particularly easy formation of a row arrangement of the chips, the positioning of the chips on the contact surface of the terminal substrate and the connection of the terminal faces of the chips to the internal contacts of the terminal substrate take place successively in such a manner that, in a placement direction parallel to the contact surface of the terminal substrate, one chip after another is positioned and connected to the terminal substrate.
In the following, the invention is explained in more detail with the aid of the drawings, wherein in particular the method for producing the chip arrangement according to the invention is laid out in detail.
In the drawings:
In
In
The negative pressure U allows the chip 1 to be fixedly held on the positioning frame 11. The impingement of the chip 1 with laser radiation L makes it possible to heat the silicon body of the chip 1, and thus also terminal faces 5 arranged on a contact surface of the chip 1, in a defined manner.
As
As illustrated in
Subsequently, as illustrated in
The placement tool 9 thus allows for both a defined positioning of the chips 1 on the terminal substrate 12 and a re-melting of the solder material deposits 16 for producing the solder connection 8 between the internal contacts 14 of the terminal substrate 12 and the terminal faces 5 of the chips 1. In this way, the arrangement of the chips 1 on the terminal substrate 12 and the production of the electrically conductive connection takes place by a re-melting of the solder material deposits 16 so as to form the solder connections 8 in a common method step instead of being performed successively by means of two different tools, as is the case in the state of the art described with reference to
As
Once the placement of the desired number of chips 1 on the terminal substrate 12 has been completed, a hermetically sealed composite of the chips 1 with the terminal substrate 12 can be produced by means of the molding material 17 which is applied to the terminal substrate 12, as illustrated in
Number | Date | Country | Kind |
---|---|---|---|
10 2013 001 642 | Jan 2013 | DE | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/EP2014/051194 | 1/22/2014 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2014/118044 | 8/7/2014 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4266282 | Henle | May 1981 | A |
5113314 | Wheeler | May 1992 | A |
5327327 | Frew | Jul 1994 | A |
5567654 | Beilstein, Jr. | Oct 1996 | A |
5793116 | Rinne | Aug 1998 | A |
5801448 | Ball | Sep 1998 | A |
5828031 | Pattanaik | Oct 1998 | A |
6140696 | Kinsman | Oct 2000 | A |
6784372 | Yuen | Aug 2004 | B1 |
8480298 | Azdasht | Jul 2013 | B2 |
8870051 | Brofman | Oct 2014 | B2 |
20010012638 | Kinsman | Aug 2001 | A1 |
20050040511 | Kinsman | Feb 2005 | A1 |
20090032296 | Azdasht | Feb 2009 | A1 |
Number | Date | Country |
---|---|---|
62 293750 | Dec 1987 | JP |
2011 0107125 | Sep 2011 | KR |
20110107125 | Sep 2011 | KR |
209313 | Jul 1993 | TW |
2007056997 | May 2007 | WO |
Entry |
---|
PCT English Language Translation of the International Preliminary Report on Patentability, PCT/EP2014/051194, Aug. 13, 2015, 11 pages. |
Taiwan Patent Office, Office Action and Search Report, Application No. 103102721, Nov. 20, 2015. |
The International Search Report as mailed on Jul. 31, 2014 for International Application No. PCT/EP2014/051194. |
Number | Date | Country | |
---|---|---|---|
20150364446 A1 | Dec 2015 | US |