Claims
- 1. A semiconductor device, comprising:a semiconductor chip having a top principal surface, said semiconductor chip carrying a plurality of bump electrodes on said top principal surface; a resin layer covering said top principal surface of said semiconductor chip so as to seal said semiconductor chip, said semiconductor chip and said resin layer thereby forming a composite semiconductor structure defined by a side wall having a plurality of corners, and a step surface formed in said resin layer along said side wall of said composite structure.
- 2. A semiconductor device as claimed in claim 1, wherein said step surface surrounds a top edge of said composite structure continuously, said top edge defining a top surface of said composite structure including a top surface of said resin layer.
- 3. A semiconductor device as claimed in claim 1, wherein said step surface is formed on a top edge of said semiconductor structure in correspondence to each of said plurality of corners, said top edge defining a top surface of said composite structure including a top surface of said resin layer.
- 4. A semiconductor device as claimed in claim 1, wherein said composite structure carries another resin layer on a bottom edge of said composite structure as a part of said side wall of said composite structure.
- 5. A semiconductor device as claimed in claim 4, further comprising another step surface in said another resin layer along bottom edge of said composite structure, said bottom edge defining a bottom surface of said composite structure including a bottom surface of said another resin layer.
- 6. A semiconductor device as claimed in claim 5, wherein said another step surface is formed in said another resin layer continuously so as to surround said composite structure.
- 7. A semiconductor device as claimed in claim 2, further comprising a chamfer surface provided on each of said plurality of corners of said composite structure such that said chamfer surface extends substantially perpendicularly to said top principal surface of said semiconductor chip.
- 8. A semiconductor device as claimed in claim 6, further including a chamfer surface provided on each of said plurality of corners of said composite structure such that said chamfer surface extends substantially perpendicularly to said top principal surface of said semiconductor chip.
- 9. A semiconductor device as claimed in claim 7, further including another chamfer surface on said bottom edge of said composite structure such that said another chamfer surface surrounds said composite structure laterally, said bottom edge defining a bottom surface of said composite structure including a bottom surface of said semiconductor chip.
- 10. A semiconductor device as claimed in claim 2, further including a chamfer surface on said bottom edge of said composite structure such that said chamfer surface surrounds said composite structure laterally, said bottom edge defining a bottom surface of said composite structure including a bottom surface of said semiconductor chip.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-048082 |
Feb 1998 |
JP |
|
Parent Case Info
This application is a divisional prior application Ser. No. 10/097,816, filed Mar. 15, 2002 now U.S. Pat. No. 6,657,282 which is a divisional of prior application Ser. No. 09/160,135, filed Sep. 25, 1998, now U.S. Pat. No. 6,455,920.
US Referenced Citations (16)
Foreign Referenced Citations (12)
Number |
Date |
Country |
58079739 |
May 1983 |
JP |
63-62679 |
Mar 1988 |
JP |
03187242 |
Aug 1991 |
JP |
04025154 |
Jan 1992 |
JP |
05-55278 |
Mar 1993 |
JP |
06216241 |
Aug 1994 |
JP |
09097973 |
Apr 1997 |
JP |
09219421 |
Aug 1997 |
JP |
09321181 |
Dec 1997 |
JP |
11-111896 |
Apr 1999 |
JP |
11121647 |
Apr 1999 |
JP |
376574 |
Dec 1999 |
JP |