Claims
- 1. A semiconductor device comprising;
- a predetermined number of surface mount first lead pins arranged in a region around the periphery of an underside of a package, said package having a chip attached thereto; and
- a plurality of surface mount second lead pins provided in a center region of the underside of said package inside of the region containing said first lead pins;
- said second lead pins being arranged in a plurality of spaced groups, each of said groups having a specific function and being comprised of a plurality of said second lead pins and the distance between adjacent groups being greater than the distance between the second lead pins in any one of said groups.
- 2. A semiconductor device as claimed in claim 1, wherein said first lead pins project from all four sides of said package.
- 3. A semiconductor device as claimed in claim 1, wherein said second lead pins function as a power supply system in a semiconductor circuit.
- 4. A semiconductor device as claimed in claim 1, wherein said second lead pins are thicker than said first lead pins.
- 5. A semiconductor device as claimed in claim 1, which further comprises at least one terminal having a specific function and located within the region of said second lead pins.
- 6. A semiconductor device comprising:
- a predetermined number of surface mount first lead pins arranged in a region around the periphery of an underside of a package fitted with a chip;
- a first thin film built in layers of patterned film for connecting said chip and said first lead pins, said first thin film being positioned inside said package and said chip being connected to said first lead pins through said first thin film; and
- at least one second lead pin having a specific function and connected to said chip without being connected through said first thin film, said second lead pin being located near a center region inside of the region populated with said first lead pins.
- 7. A semiconductor device comprising:
- a predetermined number of surface mount first lead pins arranged in a region around the periphery of an underside of a package fitted with a chip;
- a first thin film built in layers of patterned film for connecting said chip and said first lead pins;
- at least one second lead pin having a specific function and connected to said chip through said first thin film, said second lead pin being located near a center region inside of the region populated with said first lead pins;
- and wherein said first thin film is positioned inside said package and said chip is connected to said first lead pins and said at least one second lead pin through said first thin film.
- 8. A semiconductor device as claimed in claim 7, which includes a plurality of chips fitted on said package, said chips being connected together by a second thin film.
- 9. A semiconductor device according to claim 1, wherein
- at least one of said second lead pins is longer than said first lead pins, said at least one second lead pin further having a column shape and serving as a guide pin when mounting the device on a board.
- 10. A semiconductor device comprising:
- a predetermined number of surface mount first lead pins arranged in a region around the periphery of an underside of a package fitted with a chip; and
- a plurality of surface mount second lead pins (22), each having a specific function and provided in a region near a center region of the underside of said package inside of the region populated with said first lead pins, at least two of said second lead pins being assigned to each specific function of said second lead pins; and
- at least one terminal having a specific function and located within the region of said second lead pins, said terminal being longer than said first lead pins whereby when the device is mounted on a board said terminal extends through said board and is fixed thereto.
- 11. A semiconductor device as claimed in claim 10, wherein said terminal functions as a guide when mounting the device on said board.
- 12. A semiconductor device as claimed in claim 10, wherein said terminal functions as a clock terminal in the semiconductor circuit.
- 13. A semiconductor device comprising:
- a predetermined number of surface mount first lead pins arranged in a region around the periphery of an underside of a package fitted with a plurality of chips;
- a first thin film built in layers of patterned film for connecting said chips and said first lead pines;
- at least one second lead pin having a specific function and connected to said chips without being connected through said thin film, said second lead pin being located near a center region inside of the region populated with said first lead pins; and
- a second thin film connecting said chips.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2-249348 |
Sep 1990 |
JPX |
|
2-249349 |
Sep 1990 |
JPX |
|
Parent Case Info
This application is a continuation, of application Ser. No. 07/858,962, filed as PCT/JP91/01242, Sep. 19, 1991, now abandoned.
US Referenced Citations (3)
Foreign Referenced Citations (6)
Number |
Date |
Country |
2622741 |
May 1989 |
FRX |
0030382 |
Mar 1977 |
JPX |
0003440 |
Jan 1986 |
JPX |
0280432 |
Nov 1988 |
JPX |
1-230264 |
Sep 1989 |
JPX |
1-318251 |
Dec 1989 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
858962 |
May 1992 |
|