Claims
- 1. A semiconductor assembly comprising:
a semiconductor die; a nonrigid interposer comprising an interposer body having a first surface and a second surface, said interposer further comprising:
electrically conductive traces disposed on said first surface, at least one electrically conductive trace being electrically connected to said semiconductor die, and a connection recess formed in said second surface and passing through said interposer body to expose at least one electrically conductive trace disposed on said first surface; and an electrically conductive material disposed substantially within said connection recess, in contact with said at least one exposed electrically conductive trace.
- 2. The semiconductor assembly of claim 1, wherein said semiconductor die is disposed on said second surface.
- 3. The semiconductor assembly of claim 1, wherein at least one exposed electrically conductive trace comprises said at least one electrically connected electrically conductive trace.
- 4. The semiconductor assembly of claim 1, wherein said semiconductor die is electrically connected with said at least one electrically connected electrically conductive trace by a wirebond connection.
- 5. The semiconductor assembly of claim 1, wherein said semiconductor die is disposed on said first surface.
- 6. The semiconductor assembly of claim 5, wherein said semiconductor die is flip chip attached to said first surface.
- 7. The semiconductor assembly of claim 6, wherein said semiconductor die is attached to said first surface by at least one solder connection to said at least one connected electrically conductive trace.
- 8. The semiconductor assembly of claim 1, wherein said electrically conductive material comprises a solder.
- 9. The semiconductor assembly of claim 1, wherein said interposer body comprises a flex tape.
- 10. The semiconductor assembly of claim 9, wherein said flex tape comprises a polyimide tape.
- 11. The semiconductor assembly of claim 1, wherein said electrically conductive traces comprise metallic traces disposed on the first surface.
- 12. The semiconductor assembly of claim 11, wherein said metallic traces comprise a copper alloy.
- 13. The semiconductor assembly of claim 1, further comprising an encapsulant disposed over and encapsulating said semiconductor die.
- 14. An interposer comprising:
a nonrigid interposer body having a first surface and a second surface; electrically conductive traces disposed on said first surface; and a connection recess formed in said second surface and passing through said interposer body to expose at least one of said electrically conductive traces disposed on said first surface, said connection recess having sufficient volume to substantially contain a solder ball protruding therefrom.
- 15. The interposer of claim 14, wherein said interposer body comprises a flex tape.
- 16. The interposer of claim 15, wherein said flex tape comprises a polyimide tape.
- 17. The interposer of claim 14, wherein said electrically conductive traces comprise metallic traces disposed on said first surface.
- 18. The interposer of claim 17, wherein said metallic traces comprise a copper alloy.
- 19. A method of forming a semiconductor assembly comprising:
providing a nonrigid substrate to form an interposer body having first and second surfaces; disposing electrically conductive traces on said first surface; forming a connection recess in said second surface and passing through said interposer body to expose at least one electrically conductive trace disposed on said first surface; providing a semiconductor die; attaching said semiconductor die to said interposer body such that said semiconductor die is in electrical communication with at least one electrically conductive trace disposed on said first surface; and disposing an electrically conductive material substantially within said connection recess, such that said electrically conductive compound is in electrically conductive contact with said at least one exposed electrically conductive trace.
- 20. The method of claim 19, wherein attaching said semiconductor die comprises attaching said semiconductor die to said first surface.
- 21. The method of claim 17, further comprising disposing an encapsulant over said semiconductor die.
- 22. The method of claim 19, wherein attaching said semiconductor die comprises attaching said semiconductor die to said first surface.
- 23. The method of claim 22, wherein attaching said semiconductor die to said first surface comprises attaching said semiconductor die to said first surface with an adhesive and then forming a wirebond connection between said semiconductor die and said at least one electrically conductive trace.
- 24. The method of claim 22, wherein attaching said semiconductor die to said first surface comprises attaching said semiconductor die in flip chip fashion to said first surface with an electrically conductive material making an electrically connection between said semiconductor die and said at least one electrically conductive trace.
- 25. The method of claim 24, wherein attaching said semiconductor die comprises disposing said semiconductor die with an array of solder balls on said first surface and reflowing said solder balls to electrically connect said semiconductor die to said at least one electrically conductive trace.
- 26. The method of claim 19, wherein disposing an electrically conductive material substantially within said connection recess comprises disposing solder within said connection recess.
- 27. The method of claim 26, wherein disposing solder within said connection recess comprises disposing a solder paste within said connection recess and then reflowing said solder paste to form a solder ball.
- 28. The method of claim 27, further comprising the act of disposing a solder mask over said second surface, prior to disposing said solder paste within said connection recess.
- 29. The method of claim 19, wherein providing a substrate to form an interposer body comprises providing a polyimide flex tape.
- 30. The method of claim 19, wherein disposing electrically conductive traces comprises forming metallic traces on said first surface.
- 31. The method of claim 30, wherein forming metallic traces comprises etching a metallic layer disposed on said first surface.
- 32. A semiconductor assembly comprising:
a semiconductor die; an interposer comprising an interposer body having a first surface and a second surface, said interposer further comprising:
electrically conductive traces disposed on said first surface, at least one electrically conductive trace being in electrical connection with said semiconductor die, a stacking electrical interconnection structure for making electrical connection to a second interposer disposed on said first surface, and a connection recess formed in said second surface and passing through said interposer body to expose at least one electrically conductive trace disposed on said first surface; and an electrically conductive material disposed substantially within said connection recess in contact with said exposed at least one electrically conductive trace.
- 33. The semiconductor assembly of claim 32, wherein said semiconductor die is disposed on said second surface.
- 34. The semiconductor assembly of claim 32, wherein at least one exposed electrically conductive trace comprises said at least one electrically connected electrically conductive trace.
- 35. The semiconductor assembly of claim 32, wherein said semiconductor die is in electrical connection with said at least one electrically connected electrically conductive trace by a wirebond connection.
- 36. The semiconductor assembly of claim 32, wherein said semiconductor die is disposed on said first surface.
- 37. The semiconductor assembly of claim 36, wherein said semiconductor die is mounted in flip chip fashion on said first surface.
- 38. The semiconductor assembly of claim 37, wherein said semiconductor die is attached to said first surface by a soldered connection that electrically connects said semiconductor die to said at least one connected electrically conductive trace.
- 39. The semiconductor assembly of claim 32, wherein said stacking electrical interconnection structure comprises an electrical connection pad.
- 40. The semiconductor assembly of claim 32, wherein said stacking electrical interconnection structure comprises an electrically conductive trace disposed on said first surface.
- 41. The semiconductor assembly of claim 32, wherein said electrically conductive material comprises a solder.
- 42. The semiconductor assembly of claim 32, wherein said interposer body comprises a flex tape.
- 43. The semiconductor assembly of claim 42, wherein said flex tape comprises a polyimide tape.
- 44. The semiconductor assembly of claim 32, further comprising a die recess formed in said second surface and said interposer body, said die recess configured to contain at least a portion of a second semiconductor die.
- 45. The semiconductor assembly of claim 32, wherein said electrically conductive traces comprise metallic traces disposed on said first surface.
- 46. The semiconductor assembly of claim 45, wherein said metallic traces comprise a copper alloy.
- 47. The semiconductor assembly of claim 32, further comprising an encapsulant material encapsulating said semiconductor die.
- 48. An interposer comprising:
an interposer body having a first surface and a second surface, electrically conductive traces disposed on said first surface, and a stacking electrical interconnection structure disposed on said first surface, and a connection recess formed in said second surface and passing through said interposer body to expose at least one of said electrically conductive traces disposed on said first surface, said connection recess configured to contain a solder ball substantially within the connection recess.
- 49. The interposer of claim 48, wherein said stacking electrical interconnection structure comprises an electrical connection pad.
- 50. The interposer of claim 48, wherein said stacking electrical interconnection structure comprises an electrically conductive trace disposed on said first surface.
- 51. The interposer of claim 48, wherein said interposer body comprises a flex tape.
- 52. The interposer of claim 51, wherein said flex tape comprises a polyimide tape.
- 53. The interposer of claim 48, further comprising a die recess formed in said second surface and said interposer body, said die recess configured to contain at least a portion of a semiconductor die.
- 54. The interposer of claim 48, wherein said electrically conductive traces comprise metallic traces disposed on said first surface.
- 55. The interposer of claim 54, wherein said metallic traces comprise a copper alloy.
- 56. An interposer comprising:
an interposer body having a first surface and a second surface; electrically conductive traces disposed on said first surface, said traces in electrical communication with a conductive element accessible on said second surface; and a die recess formed in said second surface and said interposer body, said die recess configured to contain at least a portion of a semiconductor die.
- 57. A method of forming a semiconductor assembly comprising:
providing a substrate to form an interposer body having a first surface and a second surface; disposing electrically conductive traces on said first surface; disposing a stacking electrical interconnection structure on said first surface; forming a connection recess in said second surface and passing through said interposer body to expose at least one electrically conductive trace disposed on said first surface; providing a semiconductor die; attaching said semiconductor die to said interposer body, such that said semiconductor die is in electrical communication with at least one electrically conductive trace disposed on said first surface; and disposing an electrically conductive material substantially within said connection recess in contact with said at least one exposed electrically conductive trace.
- 58. The method of claim 57, further comprising disposing an encapsulant over said semiconductor die.
- 59. The method of claim 57, wherein attaching said semiconductor die to said interposer body comprises attaching said semiconductor die to said first surface with an adhesive and then forming a wirebond connection between said semiconductor die and said at least one electrically conductive trace.
- 60. The method of claim 57, wherein attaching said semiconductor die comprises attaching said semiconductor die in flip chip fashion on said first surface with an electrically conductive material making an electrically connection between said semiconductor die and said at least one connected electrically conductive trace.
- 61. The method of claim 60, wherein attaching said semiconductor die comprises disposing said semiconductor die with an array of solder balls on said first surface and reflowing said solder balls to electrically connect said semiconductor die to said at least one electrically conductive trace.
- 62. The method of claim 57, wherein attaching said semiconductor die comprises attaching said semiconductor die to said second surface of said interposer body.
- 63. The method of claim 57, wherein disposing a stacking electrical interconnection structure comprises disposing an electrical connection pad on said first surface.
- 64. The method of claim 57, wherein disposing a stacking electrical interconnection structure comprises disposing an electrically conductive trace on said first surface.
- 65. The method of claim 64, wherein disposing an electrically conductive material comprises disposing solder substantially within said connection recess.
- 66. The method of claim 65, wherein disposing solder substantially within said connection recess comprises flooding said second surface with a number of solder balls and then removing solder balls not disposed substantially within said connection recess.
- 67. The method of claim 65, wherein disposing solder substantially within said connection recess comprises disposing a solder paste within said connection recess and then reflowing said solder to form a solder ball.
- 68. The method of claim 67, further comprising disposing a solder mask over said second surface, prior to disposing said solder.
- 69. The method of claim 57, wherein providing a substrate to form an interposer body comprises providing a polyimide flex tape.
- 70. The method of claim 57, further comprising forming a die recess in said second surface.
- 71. The method of claim 57, wherein disposing electrically conductive traces comprises forming metallic traces on said first surface.
- 72. The method of claim 71, wherein forming metallic traces comprises etching a metallic layer disposed on said first surface.
- 73. A method of forming a stacked semiconductor assembly comprising:
forming a first semiconductor assembly by
providing a first substrate to form a first interposer body having first and second surfaces, disposing first electrically conductive traces on said first surface, forming at least a first connection recess in said second surface and passing through said first interposer body to expose at least one first electrically conductive trace disposed on said first surface, providing a first semiconductor die, attaching said first semiconductor die to said first surface in electrical communication with at least one first electrically conductive trace, disposing an electrically conductive material substantially within said at least first connection recess and in electrically conductive contact with said at least one exposed first electrically conductive trace; forming a second semiconductor assembly by
providing a second substrate to form a second interposer body having third and fourth surfaces, disposing second electrically conductive traces on said third surface, disposing at least a first stacking electrical interconnection structure on said third surface, forming at least a second connection recess in said fourth surface and passing through said second interposer body to expose at least one second electrically conductive trace disposed on said third surface, providing a second semiconductor die, attaching said second semiconductor die to said third surface in electrical communication with at least one second electrically conductive trace disposed on said second surface, disposing an electrically conductive material substantially within said at least second connection recess and in electrically conductive contact with said at least one exposed one second electrically conductive trace; and attaching said first semiconductor assembly to said second semiconductor assembly, such that said at least first recess is aligned with said stacking electrical interconnection structure, and said electrically conductive material disposed within said at least first recess makes electrically conductive contact to said at least first stacking electrical interconnection structure.
- 74. The method of claim 73, further comprising forming a die recess in said second surface.
- 75. The method of claim 74, wherein attaching said first semiconductor assembly to the second semiconductor assembly comprises placing said second semiconductor die within said die recess.
- 76. The method of claim 75, wherein placing said second semiconductor die within said die recess aligns said at least first connecting recess with said at least first stacking electrical interconnection structure.
- 77. The method of claim 73, wherein disposing said electrically conductive material in said at least first connection recess comprises disposing said electrically conductive material in electrically conductive contact with said at least one connecting electrically conductive trace.
- 78. The method of claim 73, wherein disposing at least a first stacking electrical interconnection structure comprises disposing an electrical connection pad.
- 79. The method of claim 78, wherein disposing at least a first stacking electrical interconnection structure comprises disposing an electrically conductive trace on said first surface.
- 80. The method of claim 73, wherein disposing an electrically conductive material substantially within said at least first connection recess comprises disposing solder within said at least first connection recess.
- 81. The method of claim 80, wherein disposing solder within said at least first connection recess comprises flooding the second surface with a number of solder balls and then removing solder balls not disposed substantially within said at least first connection recess.
- 82. The method of claim 80, wherein disposing solder substantially within said at least first connection recess comprises disposing a solder paste within said at least first connection recess and then reflowing said solder to form a solder ball.
- 83. The method of claim 82, further comprising disposing a solder mask over said second surface, prior to disposing said solder paste.
- 84. The method of claim 73, wherein providing a substrate to form said first interposer body comprises providing a polyimide flex tape.
- 85. The method of claim 73, wherein providing a substrate to form said second interposer body comprises providing a polyimide flex tape.
- 86. The method of claim 73, wherein disposing first electrically conductive traces comprises forming first metallic traces on said first surface.
- 87. The method of claim 86, wherein forming first metallic traces comprises etching a first metallic layer disposed on said first surface.
- 88. The method of claim 87, wherein disposing second electrically conductive traces comprises forming second metallic traces on said third surface.
- 89. The method of claim 88, wherein forming second metallic traces comprises etching a second metallic layer disposed on said third surface.
- 90. A method of forming a stacked semiconductor assembly comprising:
forming a first semiconductor assembly by
providing a first substrate to form a first interposer body having first and second surfaces, disposing at least a first electrically conductive trace on said second surface, forming at least a first connection recess in said first surface and passing through said first interposer body to expose at least one first electrically conductive trace disposed on said second surface, providing a first semiconductor die, attaching said first semiconductor die to said first surface, disposing an electrically conductive material substantially within said at least first connection recess and in electrically conductive contact with said at least one exposed first electrically conductive trace; forming a second semiconductor assembly by
providing a second substrate to form a second interposer body having third and fourth surfaces, disposing at least a first electrically conductive trace on said third surface, disposing at least a first stacking electrical interconnection structure on said fourth surface, forming at least a second connection recess in said third surface and passing through said second interposer body to expose at least one second electrically conductive trace disposed on said fourth surface, providing a second semiconductor die, attaching said second semiconductor die to said third surface, disposing an electrically conductive material substantially within said at least second connection recess and in electrically conductive contact with said at least one exposed second electrically conductive trace; and attaching said first semiconductor assembly to said second semiconductor assembly, such that said at
least first recess is aligned with said stacking electrical interconnection structure, and said electrically conductive material disposed within said at least first recess makes electrically conductive contact to said at least first stacking electrical interconnection structure.
- 91. The method of claim 66, further comprising forming a die recess in said second surface.
- 92. The method of claim 91, wherein attaching said first semiconductor assembly to the second semiconductor assembly comprises placing said second semiconductor die within said die recess.
- 93. The method of claim 92, wherein placing said second semiconductor die within said die recess aligns said at least first connecting recess with said at least first stacking electrical interconnection structure.
- 94. The method of claim 90, wherein disposing said electrically conductive material in said at least first connection recess comprises disposing said electrically conductive material in electrically conductive contact with said at least one connecting electrically conductive trace.
- 95. The method of claim 90, wherein disposing at least a first stacking electrical interconnection structure comprises disposing an electrical connection pad.
- 96. The method of claim 90, wherein disposing at least a first stacking electrical interconnection structure comprises disposing an electrically conductive trace on said second surface.
- 97. The method of claim 90, wherein disposing an electrically conductive material substantially within said at least first connection recess comprises disposing solder within said at least first connection recess.
- 98. The method of claim 97, wherein disposing solder substantially within said at least first connection recess comprises disposing a solder paste within said at least first connection recess and then reflowing said solder to form a solder ball.
- 99. The method of claim 98, further comprising disposing a solder mask over said first surface, prior to disposing said solder paste.
- 100. The method of claim 90, wherein providing a substrate to form said first interposer body comprises providing a polyimide flex tape.
- 101. The method of claim 90, wherein providing a substrate to form said second interposer body comprises providing a polyimide flex tape.
- 102. The method of claim 90, wherein disposing first electrically conductive traces comprises forming first metallic traces on said second surface.
- 103. The method of claim 102, wherein forming first metallic traces comprises etching a first metallic layer disposed on said second surface.
- 104. The method of claim 102, wherein disposing second electrically conductive traces comprises forming second metallic traces on said fourth surface.
- 105. The method of claim 104, wherein forming second metallic traces comprises etching a second metallic layer disposed on said fourth surface.
Priority Claims (1)
Number |
Date |
Country |
Kind |
200201290-4 |
Mar 2002 |
SG |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to U.S. patent application Ser. No. 09/944,465 filed Aug. 30, 2001 and entitled MICROELECTRONIC DEVICES AND METHODS OF MANUFACTURE, and to the following U.S. patent applications filed on even date herewith: Ser. No. (Attorney Docket No. 4812US), entitled INTERPOSER CONFIGURED TO REDUCE THE PROFILES OF SEMICONDUCTOR DEVICE ASSEMBLIES AND PACKAGES INCLUDING THE SAME AND METHODS; Ser. No. (Attorney Docket No. 4877US), entitled METHOD AND APPARATUS FOR FLIP-CHIP PACKAGING PROVIDING TESTING CAPABILITY; Ser. No. (Attorney Docket No. 4879US), entitled FLIP CHIP PACKAGING USING RECESSED INTERPOSER TERMINALS; Ser. No. (Attorney Docket No. 4973US), entitled METHOD AND APPARATUS FOR DIELECTRIC FILLING OF FLIP CHIP ON INTERPOSER ASSEMBLY; and Ser. No. (Attorney Docket No. 4974US), entitled METHODS FOR ASSEMBLY AND PACKAGING OF FLIP CHIP CONFIGURED DICE WITH INTERPOSER.