This application is related to U.S. patent application Ser. No. 09/944,465 filed Aug. 30, 2001 and entitled MICROELECTRONIC DEVICES AND METHODS OF MANUFACTURE, and to the following U.S. Patent Applications filed on even date herewith: Ser. No. 10/150,893, entitled INTERPOSER CONFIGURED TO REDUCE THE PROFILES OF SEMICONDUCTOR DEVICE ASSEMBLIES AND PACKAGES INCLUDING THE SAME AND METHODS; Ser. No. 10/150,892, entitled METHOD AND APPARATUS FOR FLIP-CHIP PACKAGING PROVIDING TESTING CAPABILITY; Ser. No. 10/150,653, entitled FLIP CHIP PACKAGING USING RECESSED INTERPOSER TERMINALS; Ser. No. 10/150,902, entitled METHOD AND APPARATUS FOR DIELECTRIC FILLING OF FLIP CHIP ON INTERPOSER ASSEMBLY; and Ser. No. 10/150,901, entitled METHODS FOR ASSEMBLY AND PACKAGING OF FLIP CHIP CONFIGURED DICE WITH INTERPOSER.
1. Field of the Invention
The present invention relates to ball grid array semiconductor packages and methods of attaching and interconnecting the same. In particular, the present invention relates to interposers for mounting a semiconductor die to a substrate with which the semiconductor die is in electrical communication The semiconductor die may be encapsulated upon the interposer to form a complete semiconductor die package. The interposer may be constructed in order to allow a number of similar semiconductor die packages to be electrically connected to a single substrate in a stack.
2. State of the Art
Ball grid array (“BGA”) packages are well known in the art. BGA packages typically comprise a substrate, such as a printed circuit board, with a semiconductor die mounted on top of the substrate. The semiconductor die has a multitude of bond pads electrically connected to a series of metal traces on the top side of the printed circuit board. This series of metal traces is connected to a second series of metal traces located on the underside of the printed circuit board by a series of vias. The second series of metal traces each terminate with a contact pad where a conductive element is attached. The conductive elements are typically solder balls or conductive-filled epoxy. The conductive elements are arranged in an array pattern and the semiconductor die along with its electrical connections is encapsulated with a molding compound.
As die and grid array densities increase, the desire in packaging semiconductor dies has been to reduce the overall size of the package, allowing the mounted packages to take up less “real estate” or area within a device. A BGA package mounted in a flip chip fashion conserves real estate laterally by eliminating the connection structures (wirebond, TAB, etc.) around the package. Conserving real estate vertically presents different challenges. One way this has been accomplished is by reducing the overall height or profile of BGA packages. Another way is by using molded packages with leadframes that can be stacked atop one another.
Stacking BGA packages allows additional lateral real estate to be conserved in exchange for vertical space. The height of a BGA package, including the substrate, semiconductor die, wirebonds, encapsulant and conductive elements, limits the effectiveness of this method. One example of an attempt to reduce the height of BGA packages in a stack is disclosed in U.S. Pat. No. 6,072,233 issued to Corisis et al., Jun. 6, 2000. The disclosed packages consist of a semiconductor die mounted face down on a thin substrate. The die is electrically connected to the substrate by centrally located wirebonds, which are encapsulated on the base of the substrate. Solder balls which have a height greater than the combined heights of the mounted semiconductor die and the wirebond encapsulant are spaced along the perimeter of the substrate. By moving the encapsulant to the lower surface of the package and using a thin substrate, a fine ball grid array (FBGA) can be used, reducing the overall height of a package. The ability to reduce the height of the package is still limited by the placement and size restrictions on the solder balls, which must have a diameter greater than the combined heights of the semiconductor dies and wirebond encapsulant. The substrate must be rigid to hold the individual packages apart. The solder balls are exposed at the side of the stack, increasing the chances of breakage or contamination.
Therefore, it would be advantageous to develop an apparatus and method that allow for the height of stacked packages to be reduced in comparison to conventional packages. It would further be advantageous for such an apparatus and method to provide for at least enclosing the conductive elements, providing enhanced support as well as protection from breakage and contamination. It would be an additional advantage for certain embodiments of such an apparatus and method to employ at least somewhat flexible substrates, allowing use in an increased number of applications.
The present invention includes apparatus and methods for preparing semiconductor device packages, or assemblies. An interposer may be constructed from a flexible material, such as a polyimide tape. A pattern of conductive traces is disposed on a first surface of the interposer in electrical communication with a semiconductor die attached to that first surface. Interconnect recesses accessible on an opposite, second surface each allow contact with at least one conductive trace. A conductive element, such as a solder ball, disposed substantially within the interconnect recess is used to mechanically and electrically connect the assembly to a carrier substrate or to another, similar assembly. By substantially receiving the conductive element within the interconnect recess, the height of the completed assembly is reduced.
A number of assemblies may be stacked to form stacked semiconductor arrays. Interconnect structures, such as connection pads, or enlarged traces upon the first surface may allow for interaction between stacked assemblies. Assemblies may be stacked stepwise, or directly aligned.
Reference will now be made to
A recess 30 is located in a second surface 28 of the interposer body or substrate 22. Adjacent conductive traces 24 are disposed on the opposite, first surface 26 and are accessible through the recess 30. Conductive traces 24 may be in electrical communication with a semiconductor die attached to the interposer 20. Conductive traces 24 may be formed from any suitable material, including metallic traces made of copper alloys or other metals, a conductive epoxy, a plastic material containing conductive particles, or a conductive ink.
A conductive element 32 may be disposed in the recess 30, making an electrical connection with the conductive traces 24 therethrough. Desirably, recess 30 is configured such that a major portion of the conductive element 32 resides substantially within the recess 30. It will be appreciated that conductive element 32 may be formed from any number of electrically conductive attachment materials suitable for use in the interconnection of interposer 20 with higher-level packaging. Examples of conductive elements 32 include solder balls and columnar structures of conductive and conductor-filled epoxies, among others. All such suitable conductive elements 32 are within the scope of the present invention.
Where the conductive elements 32 comprise solder balls, the solder balls may be disposed within the recesses by any suitable method. Examples of such methods include: the direct placement of preformed solder balls into a pattern of recesses 30 on the second surface 28; the flooding of the second surface 28 with a plurality of solder balls followed by the removal of those balls protruding more than a fixed distance from the second surface 28 and therefore not disposed in a recess 30; and the disposition of a solder paste directly within the recesses 30, followed by reflowing the solder to form spherical elements protruding from the openings of recesses 30 or, if the recesses are sized to constrain formulation of spheres, to form hemispherical protrusions of solder from the mouths of recesses 30. A solder mask may be applied to the second surface 28 to facilitate solder ball formulation in the latter manner.
Recess 30 may be formed in the substrate 22 by any suitable means, including both additive and subtractive methods. In
Conductive traces 24 may similarly be formed by any suitable method, including both additive and subtractive methods. In
Semiconductor assembly 40 may be attached to higher-level packaging in the form of a carrier substrate S, which may be a printed circuit board (PCB) or any other suitable structure. Assembly 40 is placed on the substrate S, such that the conductive elements 52 are located on and bonded to conductive attachment points, such as the contact pads 58. It will be appreciated that in addition to contact pads 58, the attachment points may be formed of any suitable structure, including conductive traces, among others. In embodiments where the conductive elements 52 are solder balls, this may be accomplished by reflowing the solder.
The positioning of conductive elements 52 substantially within the recesses 50 allows the interposer 42 to be mounted closely to the substrate S, reducing the overall height of the assembly 40. In certain embodiments, second surface 48 of interposer 40 may even be disposed directly on the substrate S. This may be accomplished as solder ball conductive elements are reflowed to fill any space remaining around the solder ball within the recess 50. With embodiments where the interposer 42 has reduced rigidity, as when formed from a polyimide tape, the assembly 40 may flex towards the substrate S, further reducing the overall height.
A second semiconductor assembly 100 is stacked adjacent the first assembly 70. Second semiconductor assembly 100 includes a semiconductor die 114 attached to the first surface 106 of an interposer 102. The semiconductor die 114 is in electrical communication with a pattern of conductive traces 104, located on the first surface 106, depicted in this embodiment through the wirebond connection 115. Recesses 110 are disposed in the second surface 108 and pass through the body of the interposer 102 to allow communication with the conductive traces 104. Each recess 110 may allow electrical communication with one or more conductive traces 104. Conductive elements 112 are disposed in the recesses 110 and may be used for attachment of the semiconductor assembly 100 and electrical communication with the semiconductor die 114. Note that second semiconductor assembly 100 includes a solder mask 109 disposed adjacent to the second surface 108 for facilitating the formation of conductive elements 112.
The second semiconductor assembly 100 further includes a die recess 90 accessible on the second surface 108. Die recess 90 may be formed in any suitable manner, as discussed above with respect to the interconnection recesses 110. The die recess 90 is configured to contain at least a portion of semiconductor die 84. The dimensions of the die recess 90 may vary with different embodiments to accomplish this purpose. If necessary, die recess 90 may extend to or even through the first surface 106, desirably at a location other than die 114, or conductive traces 104.
Second semiconductor assembly 100 is positioned with second surface 108 of interposer 102 adjacent to the first surface 76 of interposer 72 of the first assembly 70. Second semiconductor assembly 100 is positioned such that conductive elements 112 are aligned with the interconnect pads 92, and die recess 90 is aligned with die 84. Conductive elements 112 are then bonded to the interconnect pads 92, coupling the assemblies into a stacked array and establishing electrical communication between the assemblies 70 and 100 and the substrate S.
Turning to
Second semiconductor assembly 128 similarly includes a semiconductor die 134 attached to the first surface 136 of interposer 130. Semiconductor die 134 is in electrical communication with at least one member of a pattern of conductive traces 144 disposed on first surface 136, depicted here by wirebond 135. Semiconductor die 134 and the electrical connection to the conductive traces may be encapsulated with an encapsulant material 133. An interconnect recess 150 is accessible on the opposite second surface 148 and passes into the body of the interposer 130. At least one member of the conductive traces 144 is accessible through the interconnect recess 150. A conductive element, such as solder ball 152, is disposed in the interconnect recess 150 in an electrically communicative connection with at least one member of the conductive traces 144. It will be appreciated that second semiconductor assembly 128 may include any number of interconnect recesses 150 and solder balls 152, forming a grid array on the second surface 148 for connection of the second semiconductor assembly 128.
A stacked assembly 120 is formed by attaching the second surface 148 of interposer 130 of second semiconductor assembly 128 to the first surface 166 of interposer 160 of first assembly 158. Interconnect recess 150 is aligned with an interconnect structure, allowing the assemblies to be attached in electrical communication, through solder ball 152. In the embodiment depicted in
As solder ball 152 is reflowed to attach the interconnect structures of the pattern of conductive traces 174, any space remaining within interconnect recess 150 is filled by solder. This allows second surface 148 to draw closer to the first surface 166, further reducing the height of the stacked assembly 120. In embodiments where interposer 130 is constructed from a flexible material, such as a polyimide tape, the reduced rigidity of second semiconductor assembly 128 allows further reduction in height. A nonrigid embodiment of second semiconductor assembly 128 is able to flex and adjust within the available space, drawing closer to the adjacent first assembly 158. Through these attributes, some embodiments of the present invention may be used to create stacks of semiconductor assemblies with a reduction in the overall height of the stacked assemblies, conserving real estate in a device in both lateral and vertical directions.
Turning to
A second semiconductor assembly 210 is stacked adjacent the first semiconductor assembly 220. Second semiconductor assembly 210 includes a semiconductor die 218 attached to the first surface 217 of an interposer 216. The semiconductor die 218 is in electrical communication with a pattern of conductive traces 214, located on the first surface 217, depicted in this embodiment through the wirebond connection 219. Recesses 211 are disposed in the second surface 215 and pass through the body of the interposer 216 to allow communication with the conductive traces 214. Each recess 211 may allow electrical communication with one or more conductive traces 214. Conductive elements 212 are disposed in the recesses 211 and may be used for attachment of the second semiconductor assembly 210 and electrical communication with the semiconductor die 218. Second semiconductor assembly 210 may include a die recess as in the embodiment of
Second semiconductor assembly 210 is positioned with second surface 215 of interposer 226 adjacent to the first surface 227 of interposer 226 of the first semiconductor assembly 220. Second semiconductor assembly 210 is positioned such that conductive elements 212 are aligned with the conductive traces 224. Conductive elements 212 are then bonded to the conductive traces 224, coupling the assemblies into a stacked array and establishing electrical communication between the semiconductor assemblies 210 and 220 and the substrate S.
Similarly, a stack of semiconductor assemblies fabricated in accordance with the principles of the present invention is located at a second surface 302 of the substrate S. A third semiconductor assembly 240 is attached to the second surface 302 of substrate S. Conductive elements 242 substantially residing within recesses 241 are connected to contact pads 305 of the substrate S, on the second surface 302. A semiconductor die 248 is disposed on a first surface 247 of the interposer 246 and is in electrical communication with the conductive element 242 through the conductive traces 244. Interposer 246 includes an interconnect structure allowing for connection with another assembly 250 stacked on the second surface 249. In the depicted embodiment, the interconnect structure is represented by the interconnect pads 243 located on the second surface 249 of interposer 246 and similar to those discussed previously herein.
A fourth semiconductor assembly 250 is stacked adjacent the third assembly 240. Fourth assembly 250 includes a semiconductor die 258 attached to the first surface 257 of an interposer 256. The semiconductor die 258 is in electrical communication with a pattern of conductive traces 254, located on the first surface 257, depicted in this embodiment through the wirebond connection 259. Recesses 251 are disposed in the first surface 257 and contain conductive elements 252 protruding slightly therefrom. Conductive elements 252 may be used for attachment of the fourth semiconductor assembly 250 and electrical communication with the semiconductor die 258. Third assembly 240 may include a die recess as in the embodiment of
Fourth assembly 250 is positioned with first surface 257 of interposer 256 adjacent to the second surface 249 of interposer 246 of the third assembly 240. Fourth assembly 250 is positioned such that conductive elements 252 are aligned with the interconnect pads 243. Conductive elements 252 are then bonded to the interconnect pads 243, coupling the assemblies into a stacked array and establishing electrical communication between the assemblies 240 and 250 and the substrate S.
It will be appreciated that the stacked semiconductor assemblies 210, 220, 240 and 250 are representational only and that as many assemblies as desired may be utilized to form stacks on a surface of a substrate S. By stacking multiple assemblies on the different surfaces of the substrate S, further reductions in the amount of space consumed by an assembly inside an electronic device may be realized.
In accordance with the description provided, the present invention includes a method of forming a stackable semiconductor assembly with recessed interconnections. This method may be practiced by providing a substrate to form an interposer body having first and second surfaces, then disposing electrically conductive traces on the first surface, disposing a stacking electrical interconnection structure on the first surface and forming a connection recess in the second surface and passing through the interposer body to expose at least one electrically conductive trace disposed on the first surface. A semiconductor die is then disposed on the first surface, such that the semiconductor die is in electrical communication with at least one connecting electrically conductive trace disposed on the first surface, then an electrically conductive connection material is disposed substantially within the connection recess, such that the electrically conductive material is in electrically conductive contact with the at least one exposed electrically conductive trace.
When the method is practiced, a number of options may be utilized to optimize the procedure. For example, the die may be attached in conventional or flip chip fashion. The act of disposing the electrically conductive compound in the connection recess could include disposing the electrically conductive compound in electrically conductive contact with the at least one connecting electrically conductive trace. The electrically conductive compound connection may be a solder paste disposed in the recesses and reflowed to form solder balls. The substrate may be a polyimide flex tape, or other material. The electrically conductive traces could be formed by etching a metallic layer disposed on the first surface or by disposing traces directly upon the first surface. An electrically conductive trace may serve as the interconnect structure, or a separate connection pad may be used. Further, a die recess may be formed in the second surface, if desired. It will be appreciated that these options are illustrative only and that other useful options known or readily ascertainable to those skilled in the art may be used.
Further, it will be appreciated that the present invention includes a method of forming a semiconductor assembly. This method may be practiced by providing a nonrigid substrate to form an interposer body having first and second surfaces, disposing electrically conductive traces on the first surface and forming a connection recess in the second surface and passing through the interposer body to expose at least one electrically conductive trace disposed on the first surface. A semiconductor die is then provided and attached to the first surface in electrical communication with at least one connecting electrically conductive trace. Next, an electrically conductive connection compound is disposed substantially within the connection recess in electrically conductive contact with the at least one exposed electrically conductive trace.
As mentioned above, when this method is practiced, a number of options can be utilized to optimize the procedure. For example, the die may be attached in conventional or flip chip fashion. The act of disposing the electrically conductive compound in the connection recess could include disposing the electrically conductive compound in electrically conductive contact with the at least one connecting electrically conductive trace. The electrically conductive compound may be a solder paste disposed in the recesses and reflowed to form solder balls; this process may be aided with the application of a solder mask to the second surface. Alternatively, the second surface may be flooded with solder balls, followed by the removal of those solder balls that protrude above a certain distance. The substrate may be a polyimide flex tape, or other material. The electrically conductive traces may be formed by etching a metallic layer disposed on the first surface or by disposing traces directly upon the first surface. An electrically conductive trace may serve as the interconnect structure, or a separate connection pad may be used. Further, a die recess may be formed in the second surface, if desired. It will be appreciated that these options are illustrative only and that other useful options known or readily ascertainable to those skilled in the art may be used.
It will be appreciated that the present invention also includes a method of forming a stack of semiconductor assemblies. A first semiconductor assembly is assembled by providing a first substrate to form a first interposer body having first and second surfaces, disposing first electrically conductive traces on the first surface, forming at least a first connection recess in the second surface and passing through the first interposer body to expose at least one first electrically conductive trace disposed on the first surface, providing a first semiconductor die, attaching the first semiconductor die to the first surface in electrical communication with at least one connecting first electrically conductive trace disposed on the first surface, disposing an electrically conductive connection compound substantially within the at least a first connection recess and in electrically conductive contact with the at least one exposed first electrically conductive trace. A second semiconductor assembly is assembled by providing a second substrate to form a second interposer body having third and fourth surfaces, disposing second electrically conductive traces on the third surface, disposing at least a first stacking electrical interconnection structure on the third surface, forming at least a second connection recess in the fourth surface and passing through the second interposer body to expose at least one exposed second electrically conductive trace disposed on the third surface, providing a second semiconductor die, attaching the second semiconductor die to the third surface in electrical communication with at least one connecting second electrically conductive trace disposed on the second surface, and disposing an electrically conductive connection compound substantially within the at least a second connection recess and in electrically conductive contact with the at least one exposed second electrically conductive trace. The second surface of the first semiconductor assembly is attached to the third surface of the second semiconductor assembly, such that the at least a first connection recess is aligned with the stacking electrical interconnection structure, and the electrically conductive connection compound disposed within the at least a first connection recess makes electrically conductive contact to the at least a first stacking electrical interconnection structure.
It will be apparent that details of the apparatus and methods herein described can be varied considerably without departing from the concept and scope of the invention. The claims alone define the scope of the invention as conceived and as described herein.
Number | Date | Country | Kind |
---|---|---|---|
200201290-4 | Mar 2002 | SG | national |
Number | Name | Date | Kind |
---|---|---|---|
3239496 | Jursich | Mar 1966 | A |
4074342 | Honn et al. | Feb 1978 | A |
4807021 | Okumura | Feb 1989 | A |
4818728 | Rai et al. | Apr 1989 | A |
4954875 | Clements | Sep 1990 | A |
5148265 | Khandros | Sep 1992 | A |
5241456 | Marcinkiewicz et al. | Aug 1993 | A |
5346861 | Khandros | Sep 1994 | A |
5347159 | Khandros et al. | Sep 1994 | A |
5366794 | Nakao | Nov 1994 | A |
5385869 | Liu et al. | Jan 1995 | A |
5386341 | Olson et al. | Jan 1995 | A |
5397921 | Karnezos | Mar 1995 | A |
5404044 | Booth et al. | Apr 1995 | A |
5409865 | Karnezos | Apr 1995 | A |
5422205 | Inoue et al. | Jun 1995 | A |
5438477 | Pasch | Aug 1995 | A |
5448511 | Paurus et al. | Sep 1995 | A |
5468681 | Pasch | Nov 1995 | A |
5489804 | Pasch | Feb 1996 | A |
5504277 | Danner | Apr 1996 | A |
5598033 | Behlen et al. | Jan 1997 | A |
5608265 | Kitano et al. | Mar 1997 | A |
5646446 | Nicewarner, Jr. et al. | Jul 1997 | A |
5663530 | Schueller et al. | Sep 1997 | A |
5668405 | Yamashita | Sep 1997 | A |
5674785 | Akram et al. | Oct 1997 | A |
5679977 | Khandros | Oct 1997 | A |
5683942 | Kata | Nov 1997 | A |
5697148 | Lance, Jr. et al. | Dec 1997 | A |
5710071 | Beddingfield et al. | Jan 1998 | A |
5719449 | Strauss | Feb 1998 | A |
5721151 | Padmanabhan et al. | Feb 1998 | A |
5723347 | Hirano et al. | Mar 1998 | A |
5739585 | Akram et al. | Apr 1998 | A |
5742100 | Schroeder et al. | Apr 1998 | A |
5747982 | Dromgoole et al. | May 1998 | A |
5752182 | Nakatsuka et al. | May 1998 | A |
5758413 | Chong et al. | Jun 1998 | A |
5768109 | Gulick et al. | Jun 1998 | A |
5777391 | Nakamura | Jul 1998 | A |
5798285 | Bentlage et al. | Aug 1998 | A |
5798567 | Kelly et al. | Aug 1998 | A |
5805422 | Otake et al. | Sep 1998 | A |
5812378 | Fjelstad et al. | Sep 1998 | A |
5818113 | Iseki et al. | Oct 1998 | A |
5821624 | Pasch | Oct 1998 | A |
5834338 | Takeda et al. | Nov 1998 | A |
5834366 | Akram | Nov 1998 | A |
5834848 | Iwasaki | Nov 1998 | A |
5835355 | Dordi | Nov 1998 | A |
5843808 | Karnezos | Dec 1998 | A |
5844168 | Schueller et al. | Dec 1998 | A |
5844315 | Melton et al. | Dec 1998 | A |
5866953 | Akram et al. | Feb 1999 | A |
5886408 | Ohki et al. | Mar 1999 | A |
5891753 | Akram | Apr 1999 | A |
5892271 | Takeda et al. | Apr 1999 | A |
5898224 | Akram | Apr 1999 | A |
5905303 | Kata | May 1999 | A |
5973389 | Culnane et al. | Oct 1999 | A |
5973404 | Akram et al. | Oct 1999 | A |
5977640 | Bertin et al. | Nov 1999 | A |
5982030 | MacIntrye | Nov 1999 | A |
5984691 | Brodsky et al. | Nov 1999 | A |
5986460 | Kawakami | Nov 1999 | A |
5990545 | Schueller et al. | Nov 1999 | A |
5991161 | Samaras et al. | Nov 1999 | A |
6005776 | Holman et al. | Dec 1999 | A |
6008543 | Iwabuchi | Dec 1999 | A |
6011694 | Hirakawa | Jan 2000 | A |
6013948 | Akram | Jan 2000 | A |
6020629 | Farnworth | Feb 2000 | A |
6022761 | Grupen-Shemansky et al. | Feb 2000 | A |
6024584 | Lemke et al. | Feb 2000 | A |
6027346 | Sinsheimer et al. | Feb 2000 | A |
6028365 | Akram et al. | Feb 2000 | A |
6034427 | Lan et al. | Mar 2000 | A |
6037665 | Miyazaki | Mar 2000 | A |
6039889 | Zhang et al. | Mar 2000 | A |
6040630 | Panchou et al. | Mar 2000 | A |
6048755 | Jiang et al. | Apr 2000 | A |
6050832 | Lee et al. | Apr 2000 | A |
6057178 | Galuschki et al. | May 2000 | A |
6060782 | Ohsono et al. | May 2000 | A |
6064114 | Higgins, III | May 2000 | A |
6072233 | Corisis et al. | Jun 2000 | A |
6074897 | Degani et al. | Jun 2000 | A |
6075710 | Lau | Jun 2000 | A |
6079991 | Lemke et al. | Jun 2000 | A |
6093035 | Lemke et al. | Jul 2000 | A |
6116921 | Scholz et al. | Sep 2000 | A |
6124631 | Cardot et al. | Sep 2000 | A |
6127736 | Akram | Oct 2000 | A |
6133072 | Fjelstad | Oct 2000 | A |
6133637 | Hikita et al. | Oct 2000 | A |
6137062 | Zimmerman | Oct 2000 | A |
6137164 | Yew et al. | Oct 2000 | A |
6137183 | Sako | Oct 2000 | A |
6157541 | Hacke | Dec 2000 | A |
6165885 | Gaynes et al. | Dec 2000 | A |
6172422 | Chigawa et al. | Jan 2001 | B1 |
6177723 | Eng et al. | Jan 2001 | B1 |
6179598 | Brand | Jan 2001 | B1 |
6180881 | Isaak | Jan 2001 | B1 |
6191487 | Rodenbeck et al. | Feb 2001 | B1 |
6208521 | Nakatsuka | Mar 2001 | B1 |
6208525 | Imasu et al. | Mar 2001 | B1 |
6212768 | Murakami | Apr 2001 | B1 |
6214156 | Takano et al. | Apr 2001 | B1 |
6217343 | Okuno | Apr 2001 | B1 |
6218202 | Yew et al. | Apr 2001 | B1 |
6219911 | Estes et al. | Apr 2001 | B1 |
6221763 | Gilton et al. | Apr 2001 | B1 |
6222265 | Akram et al. | Apr 2001 | B1 |
6225688 | Kim et al. | May 2001 | B1 |
6229711 | Yoneda | May 2001 | B1 |
6232666 | Corisis et al. | May 2001 | B1 |
6239496 | Asada | May 2001 | B1 |
6242932 | Hembree | Jun 2001 | B1 |
6262895 | Forthun | Jul 2001 | B1 |
6265775 | Seyyedy | Jul 2001 | B1 |
6271469 | Ma et al. | Aug 2001 | B1 |
6281046 | Lam | Aug 2001 | B1 |
6285081 | Jackson | Sep 2001 | B1 |
6291265 | Mess | Sep 2001 | B1 |
6291775 | Saitoh | Sep 2001 | B1 |
6291884 | Glenn et al. | Sep 2001 | B1 |
6294455 | Ahn | Sep 2001 | B1 |
6295730 | Akram | Oct 2001 | B1 |
6300679 | Mukerji et al. | Oct 2001 | B1 |
6310288 | Moden | Oct 2001 | B1 |
6313522 | Akram et al. | Nov 2001 | B1 |
6323060 | Isaak | Nov 2001 | B1 |
6338985 | Greenwood | Jan 2002 | B1 |
6376769 | Chung | Apr 2002 | B1 |
6404648 | Slupe et al. | Jun 2002 | B1 |
6407450 | Verma et al. | Jun 2002 | B1 |
6413102 | Jiang et al. | Jul 2002 | B1 |
6429516 | Tsunoi | Aug 2002 | B1 |
6432737 | Webster | Aug 2002 | B1 |
6452807 | Barrett | Sep 2002 | B1 |
6468831 | Leong et al. | Oct 2002 | B1 |
6482676 | Tsunoi et al. | Nov 2002 | B1 |
6489676 | Taniguchi et al. | Dec 2002 | B1 |
6489687 | Hashimoto | Dec 2002 | B1 |
6492737 | Imasu et al. | Dec 2002 | B1 |
6507098 | Lo et al. | Jan 2003 | B1 |
6515324 | Shibuya et al. | Feb 2003 | B1 |
6518677 | Capote et al. | Feb 2003 | B1 |
6534853 | Liu et al. | Mar 2003 | B1 |
6552910 | Moon et al. | Apr 2003 | B1 |
6563223 | Freeman | May 2003 | B1 |
6586830 | Saito | Jul 2003 | B1 |
6600222 | Levardo | Jul 2003 | B1 |
6634100 | Akram et al. | Oct 2003 | B1 |
6650007 | Moden et al. | Nov 2003 | B1 |
6714418 | Frankowsky et al. | Mar 2004 | B1 |
6730855 | Bando | May 2004 | B1 |
6744122 | Hashimoto | Jun 2004 | B1 |
6756251 | Lee | Jun 2004 | B1 |
6791195 | Urushima | Sep 2004 | B1 |
6858926 | Moden et al. | Feb 2005 | B1 |
20010048157 | Murtuza | Dec 2001 | A1 |
20010053563 | Kim et al. | Dec 2001 | A1 |
20020045611 | Abrams et al. | Apr 2002 | A1 |
20020079594 | Sakurai | Jun 2002 | A1 |
20020127769 | Ma et al. | Sep 2002 | A1 |
20020142513 | Fee et al. | Oct 2002 | A1 |
20020167092 | Fee et al. | Nov 2002 | A1 |
20020185661 | Kawanobe et al. | Dec 2002 | A1 |
20030012930 | Brousseau | Jan 2003 | A1 |
20030042595 | Canella | Mar 2003 | A1 |
20030134450 | Lee | Jul 2003 | A1 |
20040026773 | Koon et al. | Feb 2004 | A1 |
20040212055 | Esposito et al. | Oct 2004 | A1 |
20040217454 | Brechignac et al. | Nov 2004 | A1 |
Number | Date | Country |
---|---|---|
0475022 | Mar 1992 | EP |
684644 | Nov 1995 | EP |
0997942 | May 2000 | EP |
1009027 | Jun 2000 | EP |
04030456 | Feb 1992 | JP |
2000-183082 | Jun 2000 | JP |
02000230964 | Aug 2000 | JP |
2001077294 | Mar 2001 | JP |
2001054744 | Jul 2001 | KR |
2002-02870204 | Sep 1999 | WO |
WO 9965282 | Dec 1999 | WO |
Number | Date | Country | |
---|---|---|---|
20030164540 A1 | Sep 2003 | US |