Claims
- 1. A stackable assembly comprising:
a first carrier having a cavity therein, an upper surface, a lower surface, a connection pad on the upper surface, a connection pad on the lower surface, a first circuit connecting the connection pad on the upper surface to the connection pad on the lower surface, and a second circuit located in a portion of the cavity connected to the connection pad on the upper surface and the connection pad on the lower surface; a semiconductor device having an active surface having a bond pad thereon, the semiconductor device located within the cavity of the first carrier; a first connector between the second circuit located in a portion of the cavity of the first carrier and the bond pad on the active surface of the semiconductor device; and encapsulant material filling a portion of the cavity in the first carrier.
- 2. The stackable assembly of claim 1, further comprising:
a substrate having an upper surface, a lower surface, and a circuit on the upper surface thereof; and at least one second connector connected to the connection pad on the lower surface of the first carrier and the circuit on the upper surface of the substrate.
- 3. The stackable assembly of claim 1, wherein the first carrier includes a fin on a portion thereof.
- 4. The stackable assembly of claim 1, further comprising:
a second carrier oriented with respect to the first carrier and positioned the same direction as the first carrier further having a cavity therein, an upper surface, a lower surface, a connection pad on the upper surface, a connection pad on the lower surface, a first circuit connecting the connection pad on the upper surface to the connection pad on the lower surface, and a second circuit located in a portion of the cavity connected to the connection pad on the upper surface and the connection pad on the lower surface; a semiconductor device having an active surface having a bond pad thereon, the semiconductor device located within the cavity of the second carrier; a first connector between the second circuit located in a portion of the cavity of the first carrier and the bond pad on the active surface of the semiconductor device; and encapsulant material filling a portion of the cavity in the first carrier.
- 5. The stackable assembly of claim 1, wherein the first carrier includes a first frustoconical surface on a portion thereof, a second frustoconical surface on another portion thereof, and a lip on a portion of a bottom surface thereof.
- 6. A stackable assembly comprising:
a first carrier having a cavity therein, an upper surface, a lower surface, at least one aperture extending therethrough, and having a plurality of circuits located in a portion of the cavity extending to the at least one aperture; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the first carrier; a first connector between at least one circuit of the plurality of circuits located in a portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; encapsulant material filling a portion of the cavity in the first carrier; and connector material located in the at least one aperture in the first carrier.
- 7. The stackable assembly of claim 6, further comprising:
a substrate having an upper surface, a lower surface, and a plurality of circuits on the upper surface thereof; and at least one second connector connected to the connector material in the at least one aperture in the first carrier and at least one circuit of the plurality of circuits on the upper surface of the substrate.
- 8. The stackable assembly of claim 6, wherein the first carrier includes at least one fin on a portion thereof.
- 9. The stackable assembly of claim 6, further comprising:
a second carrier oriented with respect to the first carrier and positioned the same direction as the first carrier further having a cavity therein, an upper surface, a lower surface, at least one aperture therethrough, and a plurality of circuits located in a portion of the cavity connected to the at least one aperture; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the second carrier; a first connector between at least one circuit of the plurality of circuits located in a portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; encapsulant material filling a portion of the cavity in the first carrier; and connector material located in a second aperture in the second carrier connected to the connector material in the at least one aperture in the first carrier.
- 10. The stackable assembly of claim 6, wherein the first carrier includes a first frustoconical surface on a portion thereof, a second frustoconical surface on another portion thereof, and a lip on a portion of a bottom surface thereof.
- 11. A stackable semiconductor device assembly comprising:
a first carrier having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface, a plurality of connection pads on the lower surface, a plurality of first circuits connecting the plurality of connection pads on the upper surface to the plurality of connection pads on the lower surface, and a plurality of second circuits located in a portion of the cavity connected to the plurality of connection pads on the upper surface and the plurality of connection pads on the lower surface; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the first carrier; a first connector between at least one second circuit of the plurality of circuits located in a portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; and encapsulant material filling a portion of the cavity in the first carrier.
- 12. The stackable semiconductor device assembly of claim 11, further comprising:
a substrate having an upper surface, a lower surface, and at least one second circuit on the upper surface thereof; and at least one second connector connected to at least one connection pad of the plurality of connection pads on the lower surface of the first carrier and the at least one second circuit on the upper surface of the substrate.
- 13. The stackable semiconductor device assembly of claim 11, wherein the first carrier includes at least one fin on a portion thereof.
- 14. The stackable semiconductor device assembly of claim 11, further comprising:
a second carrier oriented with respect to the first carrier and positioned the same direction as the first carrier further having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface, a plurality of connection pads on the lower surface, a first plurality of circuits connecting the plurality of connection pads on the upper surface to the plurality of connection pads on the lower surface, and a plurality of second circuits located in a portion of the cavity connected to the plurality of connection pads on the upper surface and the plurality of connection pads on the lower surface; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the second carrier; a first connector between at least one second circuit of the plurality of circuits located in a portion of the cavity of the first carrier and the at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; and encapsulant material filling a portion of the cavity in the first carrier.
- 15. The stackable semiconductor device assembly of claim 11, wherein the first carrier includes a first frustoconical surface on a portion thereof, a second frustoconical surface on another portion thereof, and a lip on a portion of a bottom surface thereof.
- 16. A stackable semiconductor device assembly comprising:
a first carrier having a cavity therein, an upper surface, a lower surface, at least one aperture extending therethrough, and a plurality of circuits located in a portion of the cavity extending to the at least one aperture; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the first carrier; a first connector between at least one circuit of the plurality of circuits located in a portion of the cavity of the first carrier and the at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; encapsulant material filling a portion of the cavity in the first carrier; and connector material located in the at least one aperture in the first carrier.
- 17. The stackable semiconductor assembly of claim 16, further comprising:
a substrate having an upper surface, a lower surface, and a plurality of circuits on the upper surface thereof; and at least one second connector connected to the connector material in the at least one aperture in the first carrier and at least one circuit of the plurality of circuits on the upper surface of the substrate.
- 18. The stackable semiconductor device assembly of claim 16, wherein the first carrier includes at least one fin on a portion thereof.
- 19. The stackable semiconductor device assembly of claim 16, further comprising:
a second carrier oriented with respect to the first carrier and positioned the same direction as the first carrier further having a cavity therein, an upper surface, a lower surface, at least one aperture therethrough, and a plurality of circuits located in a portion of the cavity connected to the at least one aperture; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the second carrier; a first connector between at least one circuit of the plurality of circuits located in a portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; encapsulant material filling a portion of the cavity in the first carrier; and connector material located in a second aperture in the second carrier connected to the connector material in the at least one aperture in the first carrier.
- 20. The stackable semiconductor device assembly of claim 16, wherein the first carrier includes a first frustoconical surface on a portion thereof, a second frustoconical surface on another portion thereof, and a lip on a portion of a bottom surface thereof.
- 21. A stackable assembly comprising:
a substrate having an upper surface, a lower surface, and a plurality of circuits on the upper surface thereof, a first carrier having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface, a plurality of connection pads on the lower surface, at least one first circuit of a plurality of first circuits connecting at least one connection pad of the plurality of connection pads on the upper surface to at least one connection pad of the plurality of connection pads on the lower surface, and a plurality of second circuits located in a portion of the cavity connected to the plurality of connection pads on the upper surface and the plurality of one connection pads on the lower surface; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the first carrier; a first connector between the at least one second circuit of the plurality of second circuits located in a portion of the cavity of the first carrier and the at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; encapsulant material filling a portion of the cavity in the first carrier; and at least one second connector connected to at least one connection pad of the plurality of connection pads on the lower surface of the first carrier and at least one first circuit of the plurality of first circuits on the upper surface of the substrate.
- 22. The stackable assembly of claim 21, wherein the first carrier includes at least one fin on a portion thereof.
- 23. The stackable assembly of claim 21, further comprising:
a second carrier oriented with respect to the first carrier and positioned the same direction as the first carrier further having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface, a plurality of connection pads on the lower surface, a first circuit connecting at least one connection pad of the plurality of connection pads on the upper surface to at least one connection pad of the plurality of connection pads on the lower surface, and at least one second circuit of a plurality of circuits located in a portion of the cavity connected to at least one connection pad of the plurality of connection pads on the upper surface and at least one connection pad of the plurality of connection pads on the lower surface; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the second carrier; a first connector between at least one second circuit of the plurality of second circuits located in a portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; and encapsulant material filling a portion of the cavity in the first carrier.
- 24. The stackable assembly of claim 21, wherein the first carrier includes a first frustoconical surface on a portion thereof, a second frustoconical surface on another portion thereof, and a lip on a portion of a bottom surface thereof.
- 25. A stackable assembly comprising:
a substrate having an upper surface, a lower surface, and a plurality of circuits on the upper surface thereof; a first carrier having a cavity therein, an upper surface, a lower surface, at least one aperture extending therethrough, and a plurality of circuits located in a portion of the cavity extending to the at least one aperture; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the first carrier; a first connector between at least one circuit of a plurality of circuits located in a portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; encapsulant material filling a portion of the cavity in the first carrier; connector material located in the at least one aperture in the first carrier; and at least one second connector connected to the connector material in the at least one aperture in the first carrier and at least one circuit of the plurality of circuits on the upper surface of the substrate.
- 26. The stackable assembly of claim 25, wherein the first carrier includes at least one fin on a portion thereof.
- 27. The stackable assembly of claim 25, further comprising:
a second carrier oriented with respect to the first carrier and positioned the same direction as the first carrier further having a cavity therein, an upper surface, a lower surface, at least one aperture therethrough, and a plurality of circuits located in a portion of the cavity connected to the at least one aperture; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the second carrier; a first connector between at least one circuit of the plurality of circuits located in a portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; encapsulant material filling a portion of the cavity in the first carrier; and connector material located in a second aperture in the second carrier connected to the connector material in the at least one aperture in the first carrier.
- 28. The stackable assembly of claim 25, wherein the first carrier includes a first frustoconical surface on a portion thereof, a second frustoconical surface on another portion thereof, and a lip on a portion of a bottom surface thereof.
- 29. A stackable semiconductor device assembly comprising:
a substrate having an upper surface, a lower surface, and at least one circuit on the upper surface thereof; a first carrier having a cavity therein, an upper surface, a lower surface, at least one connection pad on the upper surface, at least one connection pad on the lower surface, at least one first circuit connecting the at least one connection pad on the upper surface to the at least one connection pad on the lower surface, and at least one second circuit located in a portion of the cavity connected to the at least one connection pad on the upper surface and the at least one connection pad on the lower surface; a semiconductor device having an active surface having at least one bond pad thereon, the semiconductor device located within the cavity of the first carrier; a first connector between the at least one second circuit located in a portion of the cavity of the first carrier and the at least one bond pad on the active surface of the semiconductor device; encapsulant material filling a portion of the cavity in the first carrier; and at least one second connector connected to the at least one connection pad on the lower surface of the first carrier and the at least one first circuit on the upper surface of the substrate.
- 30. The stackable semiconductor device assembly of claim 29, wherein the first carrier includes at least one fin on a portion thereof.
- 31. The stackable semiconductor device assembly of claim 29, further comprising:
a second carrier oriented with respect to the first carrier and positioned the same direction as the first carrier further having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface, a plurality of connection pads on the lower surface, a first circuit connecting the at least one connection pad of the plurality of connection pads on the upper surface to at least one connection pad of the plurality of connection pads on the lower surface, and at least one second circuit located in a portion of the cavity connected to at least one connection pad of the plurality of connection pads on the upper surface and at least one connection pad of the plurality of connection pads on the lower surface; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the second carrier; a first connector between at least one second circuit of the plurality of circuits located in a portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; and encapsulant material filling a portion of the cavity in the first carrier.
- 32. The stackable semiconductor device assembly of claim 29, wherein the first carrier includes a first frustoconical surface on a portion thereof, a second frustoconical surface on another portion thereof, and a lip on a portion of a bottom surface thereof.
- 33. A stackable semiconductor device assembly comprising:
a substrate having an upper surface, a lower surface, and a plurality of first circuits on the upper surface thereof; a first carrier having a cavity therein, an upper surface, a lower surface, at least one aperture extending therethrough, and a plurality of second circuits located in a portion of the cavity extending to the at least one aperture; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the first carrier; a first connector between at least one second circuit of the plurality of second circuits located in a portion of the cavity of the first carrier and at least one bond pad of the plurality of on the active surface of the semiconductor device; encapsulant material filling a portion of the cavity in the first carrier; connector material located in the at least one aperture in the first carrier; and at least one second connector connected to the connector material in the at least one aperture in the first carrier and at least one first circuit of the plurality of first circuits on the upper surface of the substrate.
- 34. The stackable semiconductor device assembly of claim 33, wherein the first carrier includes at least one fin on a portion thereof.
- 35. The stackable semiconductor device assembly of claim 33, further comprising:
a second carrier oriented with respect to the first carrier and positioned the same direction as the first carrier further having a cavity therein, an upper surface, a lower surface, at least one aperture therethrough, and a plurality of circuits located in a portion of the cavity connected to the at least one aperture; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the second carrier; a first connector between at least one circuit of the plurality of circuits located in a portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; encapsulant material filling a portion of the cavity in the first carrier; and connector material located in a second aperture in the second carrier connected to the connector material in the at least one aperture in the first carrier.
- 36. The stackable semiconductor device assembly of claim 33, wherein the first carrier includes a first frustoconical surface on a portion thereof, a second frustoconical surface on another portion thereof, and a lip on a portion of a bottom surface thereof.
- 37. A stackable assembly comprising:
a substrate having an upper surface, a lower surface, and a plurality of circuits on the upper surface thereof; a first carrier having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface, a plurality of connection pads on the lower surface, at least one first circuit of a plurality of first circuits connecting at least one connection pad of the plurality of connection pads on the upper surface to at least one connection pad of the plurality of connection pads on the lower surface, and at least one second circuit of a plurality of second circuits located in a portion of the cavity connected to the at least one connection pad of the plurality of connection pads on the upper surface and the at least one connection pad of the plurality of connection pads on the lower surface; a first semiconductor device having an active surface having a plurality of bond pads thereon, the first semiconductor device located within the cavity of the first carrier; a first connector between at least one second circuit of the plurality of second circuits located in a portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the first semiconductor device; encapsulant material filling a portion of the cavity in the first carrier; at least one second connector connected to at least one connection pad of the plurality of connection pads on the lower surface of the first carrier and at least one first circuit of the plurality of first circuits on the upper surface of the substrate; a second carrier oriented with respect to the first carrier and positioned the same direction as the first carrier further having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface, a plurality of connection pads on the lower surface, at least one first circuit of a plurality of first circuits connecting at least one connection pad of a plurality of connection pads on the upper surface to at least one connection pad of a plurality of connection pads on the lower surface, and at least one second circuit of a plurality of second circuits located in a portion of the cavity connected to at least one connection pad of the plurality of connection pads on the upper surface and at least one connection pad of the plurality of connection pads on the lower surface; a second semiconductor device having an active surface having a plurality of bond pads thereon, the second semiconductor device located within the cavity of the second carrier; a second connector between at least one second circuit of a plurality of second circuits located in a portion of the cavity of the second carrier and at least one bond pad of the plurality of bond pads on the active surface of the second semiconductor device; encapsulant material filling a portion of the cavity in the second carrier; at least one third connector connected to at least one connection pad of a plurality of connection pads on the lower surface of the second carrier and at least one first circuit of a plurality of first circuits on the lower surface of the substrate.
- 38. The stackable assembly of claim 37, wherein the first carrier includes at least one fin on a portion thereof.
- 39. The stackable assembly of claim 37, further comprising:
a third carrier oriented with respect to the first carrier and positioned the same direction as the first carrier further having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface, a plurality of connection pads on the lower surface, a first circuit of a plurality of first circuits connecting at least one connection pad on the upper surface to at least one connection pad on the lower surface, and at least one second circuit of a plurality of second circuits located in a portion of the cavity connected to at least one connection pad on the upper surface and at least one connection pad on the lower surface; a third semiconductor device having an active surface having a plurality of bond pads thereon, the third semiconductor device located within the cavity of the third carrier; a fourth connector between at least one first circuit of the plurality of first circuits located in a portion of the cavity of the third carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; and encapsulant material filling a portion of the cavity in the third carrier.
- 40. The stackable assembly of claim 37, wherein the first carrier includes a first frustoconical surface on a portion thereof, a second frustoconical surface on another portion thereof, and a lip on a portion of a bottom surface thereof.
- 41. A stackable assembly comprising:
a substrate having an upper surface, a lower surface, and a plurality of circuits on the upper surface thereof; a first carrier having a cavity therein, an upper surface, a lower surface, at least one aperture extending therethrough, and a plurality of circuits located in a portion of the cavity extending to the at least one aperture; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the first carrier; a first connector between at least one circuit of the plurality of circuits located in a portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; encapsulant material filling a portion of the cavity in the first carrier; a first connector material located in the at least one aperture in the first carrier; at least one second connector connected to the first connector material in the at least one aperture in the first carrier and at least one circuit on of the plurality of circuits on the upper surface of the substrate; a second carrier oriented with respect to the first carrier and positioned the same direction as the first carrier further having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface, a plurality of connection pads on the lower surface, at least one first circuit connecting at least one connection pad of the plurality of connection pads on the upper surface to at least one connection pad of the plurality of connections pads on the lower surface, and at least one second circuit of a plurality of second circuits located in a portion of the cavity connected to at least one connection pad of the plurality of connection pads on the upper surface and at least one connection pad of the plurality of connection pads on the lower surface; a second semiconductor device having an active surface having a plurality of bond pads thereon, the second semiconductor device located within the cavity of the second carrier; a second connector between at least one second circuit of a plurality of second circuits located in a portion of the cavity of the second carrier and at least one bond pad of the plurality of bond pads on the active surface of the second semiconductor device; encapsulant material filling a portion of the cavity in the second carrier; at least one third connector connected to at least one connection pad of a plurality of connection pads on the lower surface of the second carrier and at least one first circuit of the plurality of first circuits on the lower surface of the substrate.
- 42. The stackable assembly of claim 41, wherein the first carrier includes at least one fin on a portion thereof.
- 43. The stackable assembly of claim 41, further comprising:
a third carrier oriented with respect to the first carrier and positioned the same direction as the first carrier further having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface, a plurality of connection pads on the lower surface, at least one first circuit of a plurality of first circuits connecting at least one connection pad of the plurality of connection pads on the upper surface to at least one connection pad of a plurality of connection pads on the lower surface, and at least one second circuit of a plurality of second circuits located in a portion of the cavity connected to at least one connection pad of the plurality of connection pads on the upper surface and the at least one connection pad of the plurality of connection pads on the lower surface; a third semiconductor device having an active surface having a plurality of bond pads thereon, the third semiconductor device located within the cavity of the third carrier; a fourth connector between at least one second circuit of the plurality of second circuits located in a portion of the cavity of the third carrier and the at least one bond pad of the plurality of bond pads on the active surface of the third semiconductor device; and encapsulant material filling a portion of the cavity in the third carrier.
- 44. A stackable semiconductor device assembly comprising:
a substrate having an upper surface, a lower surface, and a plurality of circuits on the upper surface thereof; a first carrier having a cavity therein, an upper surface, a lower surface, at least one aperture extending therethrough, and a plurality of circuits located in a portion of the cavity extending to the at least one aperture; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the first carrier; a first connector between at least one circuit of the plurality of circuits located in a portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; encapsulant material filling a portion of the cavity in the first carrier; a first connector material located in the at least one aperture in the first carrier; at least one second connector connected to the first connector material located in the at least one aperture in the first carrier and at least one circuit of the plurality of circuits on the upper surface of the substrate; a second carrier oriented with respect to the first carrier and positioned the same direction as the first carrier further having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface, a plurality of connection pads on the lower surface, at least one first circuit of a plurality of first circuits connecting at least one connection pad of the plurality of connection pads on the upper surface to at least one connection pad of the plurality of connection pads on the lower surface, and at least one second circuit of a plurality of second circuits located in a portion of the cavity connected to at least one connection pad of the plurality of connection pads on the upper surface and at least one connection pad of the plurality of connection pads on the lower surface; a second semiconductor device having an active surface having a plurality of bond pads thereon, the second semiconductor device located within the cavity of the second carrier; a second connector between at least one second circuit of a plurality of second circuits located in a portion of the cavity of the second carrier and at least one bond pad of the plurality of bond pads on the active surface of the second semiconductor device; encapsulant material filling a portion of the cavity in the second carrier; at least one third connector connected to at least one connection pad of the plurality of connection pads on the lower surface of the second carrier and at least one first circuit of the plurality of first circuits on the lower surface of the substrate.
- 45. The stackable assembly of claim 44, wherein the first carrier includes at least one fin on a portion thereof.
- 46. The stackable assembly of claim 44, further comprising:
a third carrier oriented with respect to the first carrier and positioned the same direction as the first carrier further having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface, a plurality of connection pads on the lower surface, a first circuit of a plurality of first circuits connecting at least one connection pad on the upper surface to at least one connection pad on the lower surface, and at least one second circuit of a plurality of second circuits located in a portion of the cavity connected to at least one connection pad of the plurality of connection pads on the upper surface and the at least one connection pad of the plurality of connection pads on the lower surface; a third semiconductor device having an active surface having a plurality of bond pads thereon, the third semiconductor device located within the cavity of the third carrier; a fourth connector between at least one first circuit of the plurality of first circuits located in a portion of the cavity of the third carrier and the at least one bond pad of the plurality of bond pads on the active surface of the third semiconductor device; and encapsulant material filling a portion of the cavity in the third carrier.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/344,279, filed Jun. 30, 1999, pending, which claims the benefit of U.S. Provisional Application No. 60/091,205 filed Jun. 30, 1998.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60091205 |
Jun 1998 |
US |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09344279 |
Jun 1999 |
US |
| Child |
09924635 |
Aug 2001 |
US |