Stackable ceramic fbga for high thermal applications

Information

  • Patent Grant
  • 6650007
  • Patent Number
    6,650,007
  • Date Filed
    Wednesday, August 8, 2001
    23 years ago
  • Date Issued
    Tuesday, November 18, 2003
    21 years ago
Abstract
An apparatus package for high-temperature thermal applications for ball grid array semiconductor devices and a method of packaging ball grid array semiconductor devices.
Description




BACKGROUND OF THE INVENTION




1. Statement of the Invention




The present invention relates to an apparatus for high-temperature thermal applications for ball grid array semiconductor devices and a method of packaging ball grid array semiconductor devices.




2. State of the Art




Integrated semiconductor devices are typically constructed in wafer form with each device having the form of an integrated circuit die which is typically attached to a lead frame with gold wires. The die and lead frame are then encapsulated in a plastic or ceramic package, which is then commonly referred to as an integrated circuit (IC). ICs come in a variety of forms, such as a dynamic random access memory (DRAM), static random access memory (SRAM), read only memory (ROM), gate arrays, etc. The ICs are interconnected in many combinations on printed circuit boards by a number of techniques, such as socketing and soldering. Interconnection among ICs arrayed on a printed circuit board are typically made by conductive traces formed by photolithography and etching processes.




Such semiconductor devices typically take the form of the semiconductor die therein. The die is generally electrically attached to a lead frame within a package. The lead frame physically supports the die and provides electrical connections between the die and its operating environment. The die is generally electrically attached to the lead frame by means of fine gold wires. These fine gold wires function to connect the die to the lead frame so that the gold wires are connected electrically in series with the lead frame leads. The lead frame and die are then encapsulated. The packaged chip is then able to be installed on a circuit board by any desired manner, such as soldering, socketing, etc.




However, as the speed of the semiconductor die increases, the heat generated during operation increases. Additionally, it becomes necessary to shorten the leads between the printed circuit board on which the IC is located and the IC device itself in order to keep the impedance of the circuit from affecting the response speed of the IC device.




The wires connecting the leads of the lead frame to the bond pads on the active surface of the semiconductor die in an IC package are not an effective connection for high operating speed semiconductor dice as the wires slow down the response of the semiconductor die.




Therefore, a packaging is required for semiconductor dice which have high operating speeds and generate heat associated therewith while minimizing the lead length between the semiconductor dice and the printed circuit boards on which they are mounted.




SUMMARY OF THE INVENTION




The present invention comprises an apparatus package for high-temperature thermal applications for ball grid array semiconductor devices and a method of packaging ball grid array semiconductor devices.











BRIEF DESCRIPTION OF THE DRAWINGS





FIG. 1

is a cross-sectional view of a stack of a first embodiment of the packaged semiconductor dice of the present invention on a printed circuit board;





FIG. 2

is a top view of a packaged semiconductor die of the present invention;





FIG. 3

is a bottom view of a packaged semiconductor die of the present invention;





FIG. 4

is a cross-sectional view of stacks of the packaged semiconductor dice of the present invention on both sides of a printed circuit board;





FIG. 5

is a cross-sectional view of a stack of a second embodiment of the packaged semiconductor die of the present invention on a printed circuit board; and





FIG. 6

is a cross-sectional view of stacks of the second embodiment of the present invention on both sides of a print circuit board.











The present invention will be better understood when the drawings are taken in conjunction with the description of the invention.




DESCRIPTION OF THE INVENTION




Referring to drawing

FIG. 1

, a plurality of assemblies


10


comprising a carrier


12


and a semiconductor device


14


located therein is illustrated installed on a substrate


2


. Each carrier


12


comprises a member having a cavity


16


therein. As illustrated, the cavity


16


may be a single-level or multi-level cavity having any desired number of levels therein. The carrier


12


is formed having a plurality of contact pads


18


located on the upper surface


20


and lower surface


22


thereof which is connected by circuits


24


(not shown) and by wire bonds


26


to the bond pads


28


located on the active surface


30


of the semiconductor die or device


14


. The semiconductor die or device


14


is initially retained within the cavity


16


by any suitable means, such as adhesive, etc. The circuits


24


(not shown) are formed on the upper surface


20


of the carrier


12


and portions of the walls or surfaces of the cavity


16


by any suitable well-known means, such as deposition and etching processes. The wire bonds connecting the bond pads


28


of the semiconductor die or device


14


to the circuits


24


(not shown) are made using any suitable commercially available wire bonder. After the wire bonds


26


are formed, the cavity


16


is filled with suitable encapsulant material


32


covering and sealing the semiconductor die


14


in the cavity


16


and sealing the wire bonds


26


in position therein.




The carriers


12


may be of any desired geometric shape. The carrier


12


is formed having internal circuits


34


extending between the contact pads


18


on the upper surface


20


and lower surface


22


of the carrier


12


. The carrier


12


is formed having frustoconical recess surfaces


36


, lips


38


, and frustoconical surfaces


40


on the upper surface


20


. The surfaces


36


and


40


are formed having complementary angles so that the surfaces


36


and lips


38


of an adjacent carrier


12


mate or nest with an adjacent carrier


12


having surfaces


40


thereon, thereby forming a stable, self-aligning stack of carriers


12


. If desired, the carriers


12


may be formed having a plurality of heat transfer fins


42


thereon. The carrier


12


may be formed of any desired suitable material, such as ceramic material, high-temperature plastic material, etc. The carrier


12


may be formed by any suitable method, such as molding, extrusion, etc.




Once a plurality of carriers


12


having semiconductor die or devices


14


therein is formed as an assembly, the assembly is connected to the substrate


2


using a plurality of reflowed solder balls


50


. The substrate


2


includes circuitry thereon, on either the upper surface or lower surface or both, and therein, as well as conductive vias, if desired. The substrate


2


may be any suitable substrate, such as a printed circuit board, FR-4 board, etc. Any desired number of carriers


12


may be stacked to form an assembly on the substrate


2


. As illustrated, the reflowed solder balls


50


are located in alignment with the contact pads


18


and the connecting internal circuits


34


extending between the contact pads


18


on the upper surface


20


and lower surface


22


of a carrier


12


.




Referring to drawing

FIG. 2

, a carrier


12


having circuits


24


thereon extending between contact pads


18


on the upper surface


20


of the carrier


12


is illustrated. For purposes of clarity, only a portion of the circuits


24


extending on the surface


20


of the carrier


12


is illustrated.




Referring to drawing

FIG. 3

, the bottom surface


22


of a carrier


12


is illustrated having a plurality of contact pads


18


located thereon.




Referring to drawing

FIG. 4

, a plurality of assemblies


10


is illustrated located on both sides of a substrate


2


being connected to the circuitry thereon by a plurality of reflowed solder balls


50


.




Referring to drawing

FIG. 5

, a second embodiment of the present invention is illustrated. A plurality of assemblies


100


is stacked on a substrate


2


, being electrically and mechanically connected thereto by reflowed solder balls


150


. Each assembly


100


comprises a carrier


112


having a cavity


116


therein containing a semiconductor die or device


114


therein. The semiconductor die or device


114


is electrically connected to the circuits


134


of the carrier


112


by reflowed solder balls


126


. Each carrier


112


is formed having apertures


160


therethrough connecting with circuits


134


. Each carrier


112


is formed with surfaces


136


and


140


as well as lips


138


as described hereinbefore with respect to carrier


12


. To connect each carrier


112


to an adjacent carrier


112


, a conductive material


162


, such as conductive epoxy, solder, etc., is used to fill the apertures


160


in the carriers and contact the conductive material


162


in adjacent carriers


112


.




The carriers


112


are similar in construction to the carriers


12


as described hereinbefore, except for the apertures


160


, conductive material


162


, circuits


134


, and reflowed solder balls


126


between the semiconductor die or device


114


and the circuits


134


.




The substrate


2


is the same as described hereinbefore.




Referring to drawing

FIG. 6

, a plurality of assemblies


100


is illustrated stacked on both sides of a substrate


2


, being electrically and mechanically connected thereto by reflowed solder balls


150


.




The present invention includes additions, deletions, modifications, and alterations which are within the scope of the claims.



Claims
  • 1. A stackable assembly comprising:a first carrier having a cavity therein, an upper surface, a lower surface, a connection pad on the upper surface, a connection pad on the lower surface, a first circuit connecting the connection pad on the upper surface to the connection pad on the lower surface, and a second circuit located in a portion of the cavity connected to the connection pad on the upper surface and the connection pad on the lower surface; a semiconductor device having an active surface having a bond pad thereon, the semiconductor device located within the cavity of the first carrier; a first connector between the second circuit located in the portion of the cavity of the first carrier and the bond pad on the active surface of the semiconductor device; and encapsulant material filling the portion of the cavity in the first carrier.
  • 2. The stackable assembly of claim 1, further comprising:a substrate having an upper surface, a lower surface, and a circuit on the upper surface thereof; and at least one second connector connected to the connection pad on the lower surface of the first carrier and a circuit on the upper surface of the substrate.
  • 3. The stackable assembly of claim 1, wherein the first carrier includes a fin on a portion thereof.
  • 4. The stackable assembly of claim 1, further comprising:a second carrier oriented with respect to the first carrier and positioned the same direction as the first carrier and further having a cavity therein, an upper surface, a lower surface, a connection pad on the upper surface thereof, a connection pad on the lower surface thereof, a first circuit connecting the connection pad on the upper surface thereof to the connection pad on the lower surface thereof, and a second circuit located in a portion of the cavity therein connected to the connection pad on the upper surface thereof and the connection pad on the lower surface thereof, a semiconductor device having an active surface having a bond pad thereon, the semiconductor device located within the cavity of the second carrier; a first connector between the second circuit located in the portion of the cavity of the second carrier and the bond pad on the active surface of the semiconductor device located in the second carrier; and encapsulant material filling a portion of the cavity in the second carrier.
  • 5. The stackable assembly of claim 1, wherein the first carrier includes a first frustoconical surface on a portion thereof, a second frustoconical surface on another portion thereof, and a lip on a portion of a bottom surface thereof.
  • 6. A stackable semiconductor device assembly comprising:a first carrier having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface, a plurality of connection pads on the lower surface, a plurality of first circuits connecting the plurality of connection pads on the upper surface to the plurality of connection pads on the lower surface, and a plurality of second circuits located in a portion of the cavity connected to the plurality of connection pads on the upper surface and the plurality of connection pads on the lower surface; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the first carrier; a first connector between at least one second circuit of the plurality of second circuits located in the portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; and encapsulant material filling the portion of the cavity in the first carrier.
  • 7. The stackable semiconductor device assembly of claim 6, further comprising:a substrate having an upper surface, a lower surface, and at least one third circuit on the upper surface thereof; and at least one second connector connected to at least one connection pad of the plurality of connection pads on the lower surface of the first carrier and the at least one third circuit on the upper surface of the substrate.
  • 8. The stackable semiconductor device assembly of claim 6, wherein the first carrier includes at least one fin on a portion thereof.
  • 9. The stackable semiconductor device assembly of claim 6, further comprising:a second carrier oriented with respect to the first carrier and positioned in a same direction as the first carrier and further having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface thereof, a plurality of connection pads on the lower surface thereof, a plurality of first circuits connecting the plurality of connection pads on the upper surface thereof to the plurality of connection pads on the lower surface thereof, and a plurality of second circuits located in a portion of the cavity connected to the plurality of connection pads on the upper surface thereof and the plurality of connection pads on the lower surface thereof; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the second carrier; a first connector between at least one second circuit of the plurality of second circuits located in a portion of the cavity of the second carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device located within the cavity of the second carrier; and encapsulant material filling the portion of the cavity in the second carrier.
  • 10. The stackable semiconductor device assembly of claim 6, wherein the first carrier includes a first frustoconical surface on a portion thereof, a second frustoconical surface on another portion thereof, and a lip on a portion of a bottom surface thereof.
  • 11. A stackable assembly comprising:a substrate having an upper surface, a lower surface, and a plurality of first circuits on the upper surface thereof, a first carrier having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface thereof, a plurality of connection pads on the lower surface thereof, at least one second circuit of a plurality of second circuits connecting at least one connection pad of the plurality of connection pads on the upper surface to at least one connection pad of the plurality of connection pads on the lower surface, and a plurality of second circuits located in a portion of the cavity connected to the plurality of connection pads on the upper surface and the plurality of connection pads on the lower surface; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the first carrier; a first connector between at least one third circuit of the plurality of third circuits located in the portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device; encapsulant material filling the portion of the cavity in the first carrier; and at least one second connector connected to the at least one connection pad of the plurality of connection pads on the lower surface of the first carrier and at least one first circuit of the plurality of first circuits on the upper surface of the substrate.
  • 12. The stackable assembly of claim 11, wherein the first carrier includes at least one fin on a portion thereof.
  • 13. The stackable assembly of claim 11, further comprising:a second carrier oriented with respect to the first carrier and positioned in a same direction as the first carrier and further having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface thereof, a plurality of connection pads on the lower surface thereof, a first circuit connecting at least one connection pad of the plurality of connection pads on the upper surface thereof to at least one connection pad of the plurality of connection pads on the lower surface thereof, and at least one second circuit of a plurality of second circuits located in a portion of the cavity thereof connected to at least one connection pad of the plurality of connection pads on the upper surface thereof and at least one connection pad of the plurality of connection pads on the lower surface thereof; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the second carrier; a first connector between the at least one second circuit of the plurality of second circuits located in the portion of the cavity of the second carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device located within the cavity of the second carrier; and encapsulant material filling a portion of the cavity in the second carrier.
  • 14. The stackable assembly of claim 11, wherein the first carrier includes a first frustoconical surface on a portion thereof, a second frustoconical surface on another portion thereof, and a lip on a portion of a bottom surface thereof.
  • 15. A stackable semiconductor device assembly comprising:a substrate having an upper surface, a lower surface, and at least one circuit on the upper surface thereof; a first carrier having a cavity therein, an upper surface, a lower surface, at least one connection pad on the upper surface thereof, at least one connection pad on the lower surface thereof, at least one first circuit connecting the at least one connection pad on the upper surface thereof to the at least one connection pad on the lower surface thereof, at least one second circuit located in a portion of the cavity connected to the at least one connection pad on the upper surface and the at least one connection pad on the lower surface thereof; a semiconductor device having an active surface having at least one bond pad thereon, the semiconductor device located within the cavity of the first carrier; a first connector between the at least one second circuit located in the portion of the cavity of the first carrier and the at least one bond pad on the active surface of the semiconductor device; encapsulant material filling a portion of the cavity in the first carrier; and at least one second connector connected to the at least one connection pad on the lower surface of the first carrier and the at least one circuit on the upper surface of the substrate.
  • 16. The stackable semiconductor device assembly of claim 15, wherein the first carrier includes at least one fin on a portion thereof.
  • 17. The stackable semiconductor device assembly of claim 15, further comprising:a second carrier oriented with respect to the first carrier and positioned in a same direction as the first carrier and further having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface thereof, a plurality of connection pads on the lower surface thereof, a first circuit connecting at least one connection pad of the plurality of connection pads on the upper surface thereof to at least one connection pad of the plurality of connection pads on the lower surface thereof, and at least one second circuit located in a portion of the cavity connected to the at least one connection pad of the plurality of connection pads on the upper surface thereof and the at least one connection pad of the plurality of connection pads on the lower surface thereof; a semiconductor device having an active surface having a plurality of bond pads thereon, the semiconductor device located within the cavity of the second carrier; a first connector between the at least one second circuit located in the portion of the cavity of the second carrier and at least one bond pad of the plurality of bond pads on the active surface of the semiconductor device located within the cavity of the second carrier; and encapsulant material filling a portion of the cavity in the second carrier.
  • 18. The stackable semiconductor device assembly of claim 15, wherein the first carrier includes a first frustoconical surface on a portion thereof, a second frustoconical surface on another portion thereof, and a lip on a portion of a bottom surface thereof.
  • 19. A stackable assembly comprising:a substrate having an upper surface, a lower surface, and a plurality of circuits on the upper surface thereof; a first carrier having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface thereof, a plurality of connection pads on the lower surface thereof, at least one first circuit of a plurality of first circuits connecting at least one connection pad of the plurality of connection pads on the upper surface to at least one connection pad of the plurality of connection pads on the lower surface, and at least one second circuit of a plurality of second circuits located in a portion of the cavity connected to the at least one connection pad of the plurality of connection pads on the upper surface and the at least one connection pad of the plurality of connection pads on the lower surface; a first semiconductor device having an active surface having a plurality of bond pads thereon, the first semiconductor device located within the cavity of the first carrier; a first connector between the at least one second circuit of the plurality of second circuits located in the portion of the cavity of the first carrier and at least one bond pad of the plurality of bond pads on the active surface of the first semiconductor device; encapsulant material filling the portion of the cavity in the first carrier; at least one second connector connected to the at least one connection pad of the plurality of connection pads on the lower surface of the first carrier and at least one circuit of the plurality of circuits on the upper surface of the substrate; a second carrier oriented with respect to the first carrier and positioned the same direction as the first carrier and further having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface thereof, a plurality of connection pads on the lower surface thereof, at least one first circuit of a plurality of first circuits connecting at least one connection pad of the plurality of connection pads on the upper surface thereof to at least one connection pad of the plurality of connection pads on the lower surface thereof, and at least one second circuit of a plurality of second circuits located in a portion of the cavity therein connected to the at least one connection pad of the plurality of connection pads on the upper surface thereof and the at least one connection pad of the plurality of connection pads on the lower surface thereof; a second semiconductor device having an active surface having a plurality of bond pads thereon, the second semiconductor device located within the cavity of the second carrier; a third connector between the at least one second circuit of the plurality of second circuits located in the portion of the cavity of the second carrier and at least one bond pad of the plurality of bond pads on the active surface of the second semiconductor device; encapsulant material filling a portion of the cavity in the second carrier; at least one second connector connected to the at least one connection pad of the plurality of connection pads on the lower surface of the second carrier and at least one circuit of the plurality of circuits on the lower surface of the substrate.
  • 20. The stackable assembly of claim 19, wherein the first carrier includes at least one fin on a portion thereof.
  • 21. The stackable assembly of claim 19, further comprising:a third carrier oriented with respect to the first carrier and positioned in a same direction as the first carrier and further having a cavity therein, an upper surface, a lower surface, a plurality of connection pads on the upper surface thereof, a plurality of connection pads on the lower surface thereof, a first circuit of a plurality of first circuits connecting at least one connection pad on the upper surface thereof to at least one connection pad on the lower surface thereof, and at least one second circuit of a plurality of second circuits located in a portion of the cavity thereof connected to the at least one connection pad on the upper surface thereof and the at least one connection pad on the lower surface thereof; a third semiconductor device having an active surface having a plurality of bond pads thereon, the third semiconductor device located within the cavity of the third carrier; a fourth connector between the at least one second circuit of the plurality of second circuits located in the portion of the cavity of the third carrier and at least one bond pad of the plurality of bond pads on the active surface of the third semiconductor device; and encapsulant material filling the portion of the cavity in the third carrier.
  • 22. The stackable assembly of claim 19, wherein the first carrier includes a first frustoconical surface on a portion thereof, a second frustoconical surface on another portion thereof, and a lip on a portion of a bottom surface thereof.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation of application Ser. No. 09/344,279, filed Jun. 30, 1999, now U.S. Pat. No. 6,297,548, issued Oct. 2, 2001, which claims the benefit of U.S. Provisional Application No. 60/091,205 filed Jun. 30, 1998.

US Referenced Citations (54)
Number Name Date Kind
4143456 Inoue Mar 1979 A
4264917 Ugon Apr 1981 A
4300153 Hayakawn et al. Nov 1981 A
4323914 Berndlmaier et al. Apr 1982 A
4358552 Shinohara et al. Nov 1982 A
4507675 Fujii et al. Mar 1985 A
4642671 Rohsler et al. Feb 1987 A
4801998 Okuaki Jan 1989 A
4862245 Pashby et al. Aug 1989 A
4931852 Brown et al. Jun 1990 A
4961107 Geist et al. Oct 1990 A
4984059 Kubota et al. Jan 1991 A
5051275 Wong Sep 1991 A
5101465 Murphy Mar 1992 A
5108955 Ishida et al. Apr 1992 A
5111278 Eichelberger May 1992 A
5144747 Eichelberger Sep 1992 A
5173764 Higgins, III Dec 1992 A
5184208 Sakuta et al. Feb 1993 A
5194930 Papathomas et al. Mar 1993 A
5218759 Juskey et al. Jun 1993 A
5241456 Marcinkiewicz et al. Aug 1993 A
5252853 Michii Oct 1993 A
5280192 Kryzaniwsky Jan 1994 A
5286679 Farnworth et al. Feb 1994 A
5304842 Farnworth et al. Apr 1994 A
5311060 Rostoker et al. May 1994 A
5344795 Hashemi et al. Sep 1994 A
5379186 Gold et al. Jan 1995 A
5394303 Yamaji Feb 1995 A
5434105 Liou Jul 1995 A
5436203 Lin Jul 1995 A
5440169 Tomita et al. Aug 1995 A
5441684 Lee Aug 1995 A
5450283 Lin et al. Sep 1995 A
5461255 Chan et al. Oct 1995 A
5488254 Nishimura et al. Jan 1996 A
5489538 Rostoker et al. Feb 1996 A
5489801 Blish, II Feb 1996 A
5552635 Kim et al. Sep 1996 A
5598034 Wakefield Jan 1997 A
5604376 Hamburgen et al. Feb 1997 A
5641997 Ohta et al. Jun 1997 A
5652461 Ootssuki et al. Jul 1997 A
5656857 Kishita Aug 1997 A
5659952 Kovac et al. Aug 1997 A
5701233 Carson et al. Dec 1997 A
5754408 Derouiche May 1998 A
5866953 Akram et al. Feb 1999 A
6013948 Akram et al. Jan 2000 A
6188127 Senba et al. Feb 2001 B1
6297548 Moden et al. Oct 2001 B1
6313522 Akram et al. Nov 2001 B1
6501165 Farnworth et al. Dec 2002 B1
Foreign Referenced Citations (10)
Number Date Country
52-77684 Jun 1977 JP
55-128835 Oct 1980 JP
56-4241 Jan 1981 JP
60-94744 May 1985 JP
60-178651 Sep 1985 JP
62-109326 May 1987 JP
62-115834 May 1987 JP
62-261133 Nov 1987 JP
2-306639 Dec 1990 JP
4-157758 May 1992 JP
Provisional Applications (1)
Number Date Country
60/091205 Jun 1998 US
Continuations (1)
Number Date Country
Parent 09/344279 Jun 1999 US
Child 09/924635 US