Claims
- 1. A tamperproof method for an integrated circuit die comprising the steps of:
- segregating critical circuit functions from non-critical circuit functions on said integrated circuit die;
- locating said critical circuit functions substantially in the center of the integrated circuit die;
- providing temperature sensors in said critical circuit area of said integrated circuit die to detect excessive temperature;
- providing radiation sensors in said critical circuit area of said integrated circuit die to detect excessive radiation levels in said critical circuit area; and
- clearing all memory elements in said critical circuit function area, if excessive temperature or excessive radiation is detected by said temperature sensors or radiation sensors respectively.
- 2. A tamperproofing method as claimed in claim 1, wherein there is further included the step of separating power and ground leads for said non-critical circuit function area and said critical circuit function area.
Parent Case Info
This is a division of application Ser. No. 07/878,271, filed May 4, 1992.
US Referenced Citations (3)
Divisions (1)
|
Number |
Date |
Country |
Parent |
878271 |
May 1992 |
|