Batch process fabrication of package-on-package microelectronic assemblies

Information

  • Patent Grant
  • 9812433
  • Patent Number
    9,812,433
  • Date Filed
    Thursday, May 12, 2016
    8 years ago
  • Date Issued
    Tuesday, November 7, 2017
    7 years ago
Abstract
A microelectronic assembly can be made by joining first and second subassemblies by electrically conductive masses to connect electrically conductive elements on support elements of each subassembly. A patterned layer of photo-imageable material may overlie a surface of one of the support elements and have openings with cross-sectional dimensions which are constant or monotonically increasing with height from the surface of that support element, where the masses extend through the openings and have dimensions defined thereby. An encapsulation can be formed by flowing an encapsulant into a space between the joined first and second subassemblies.
Description
BACKGROUND OF THE INVENTION

The present invention relates to packaging of microelectronic elements, especially the packaging of semiconductor chips.


Microelectronic elements generally comprise a thin slab of a semiconductor material, such as silicon or gallium arsenide, commonly called a die or a semiconductor chip. Semiconductor chips are commonly provided as individual, prepackaged units. In some unit designs, the semiconductor chip is mounted to a substrate or chip carrier, which is in turn mounted on a circuit panel, such as a printed circuit board.


The active circuitry is fabricated in a first face of the semiconductor chip (e.g., a front surface). To facilitate electrical connection to the active circuitry, the chip is provided with bond pads on the same face. The bond pads are typically placed in a regular array either around the edges of the die or, for many memory devices, in the die center. The bond pads are generally made of a conductive metal, such as copper, or aluminum, around 0.5 micron (μm) thick. The bond pads could include a single layer or multiple layers of metal. The size of the bond pads will vary with the device type but will typically measure tens to hundreds of microns on a side.


Microelectronic elements such as semiconductor chips typically require many input and output connections to other electronic components. The input and output contacts of a semiconductor chip or other comparable device are generally disposed in grid-like patterns that substantially cover a surface of the chip (commonly referred to as an “area array”) or in elongated rows which may extend parallel to and adjacent each edge of the chip's front surface, or in the center of the front surface. Semiconductor chips are commonly provided in packages that facilitate handling of the chip during manufacture and during mounting of the chip on an external substrate such as a circuit board or other circuit panel. For example, many semiconductor chips are provided in packages suitable for surface mounting. Numerous packages of this general type have been proposed for various applications. Most commonly, such packages include a dielectric element, commonly referred to as a “chip carrier” with terminals formed as plated or etched metallic structures on the dielectric. These terminals typically are connected to the contacts of the chip itself by features such as thin traces extending along the chip carrier itself and by fine leads or wires extending between the contacts of the chip and the terminals or traces. In a surface mounting operation, the package is placed onto a circuit board so that each terminal on the package is aligned with a corresponding contact pad on the circuit board. Solder or other bonding material is provided between the terminals and the contact pads. The package can be permanently bonded in place by heating the assembly so as to melt or “reflow” the solder or otherwise activate the bonding material.


Many packages include solder masses in the form of solder balls, typically about 0.1 mm and about 0.8 mm (5 and 30 mils) in diameter, attached to the terminals of the package. A package having an array of solder balls projecting from its bottom surface is commonly referred to as a ball grid array or “BGA” package. Other packages, referred to as land grid array or “LGA” packages are secured to the substrate by thin layers or lands formed from solder. Packages of this type can be quite compact. Certain packages, commonly referred to as “chip scale packages,” occupy an area of the circuit board equal to, or only slightly larger than, the area of the device incorporated in the package. This is advantageous in that it reduces the overall size of the assembly and permits the use of short interconnections between various devices on the substrate, which in turn limits signal propagation time between devices and thus facilitates operation of the assembly at high speeds.


Packaged semiconductor chips are often provided in “stacked” arrangements, wherein one package is provided, for example, on a circuit board, and another package is mounted on top of the first package. These arrangements can allow a number of different chips to be mounted within a single footprint on a circuit board and can further facilitate high-speed operation by providing a short interconnection between packages. Often, this interconnect distance is only slightly larger than the thickness of the chip itself. For interconnection to be achieved within a stack of chip packages, it is necessary to provide structures for mechanical and electrical connection on both sides of each package (except for the topmost package). This has been done, for example, by providing contact pads or lands on both sides of the substrate to which the chip is mounted, the pads being connected through the substrate by conductive vias or the like. Examples of stacked chip arrangements and interconnect structures are provided in U.S. Patent App. Pub. No. 2010/0232129, the disclosure of which is incorporated by reference herein.


Size is a significant consideration in any physical arrangement of chips. The demand for more compact physical arrangements of chips has become even more intense with the rapid progress of portable electronic devices. Merely by way of example, portable devices commonly referred to as “smart phones” and tablets integrate the functions of a cellular telephone with powerful data processors, memory and ancillary devices such as global positioning system receivers, electronic cameras, and local area network connections along with high-resolution displays and associated image processing chips. Such devices can provide capabilities such as full internet connectivity, entertainment including full-resolution video, navigation, electronic banking and more, all in a pocket-size device. Complex portable devices require packing numerous chips into a small space. Moreover, some of the chips have many input and output connections, commonly referred to as “I/O's.” These I/O's must be interconnected with the I/O's of other chips. The interconnections should be short and should have low impedance to minimize signal propagation delays. The components which form the interconnections should not greatly increase the size of the assembly. Similar needs arise in other applications as, for example, in data servers such as those used in internet search engines. For example, structures which provide numerous short, low-impedance interconnects between complex chips can increase the bandwidth of the search engine and reduce its power consumption.


Despite the advances that have been made, further improvements can be made to enhance microelectronic package structures having stack terminals and processes for making such packages.


BRIEF SUMMARY OF THE INVENTION

In accordance with an aspect of the invention, a microelectronic assembly is provided which can comprise first and second support elements each having a first surface facing in an outwardly direction of the assembly and each having a second surface facing in an inwardly direction of the assembly towards the second surface of the other of the first and second support elements. The microelectronic assembly may have at least one of: first terminals at the first surface of the first support element, or second terminals at the first surface of the second support element. Electrically conductive first elements can be provided at the second surface of the first support element. A patterned layer of photo-imageable material may overlie the second surface of the first support element and have openings aligned with the first elements. In one example, each opening may have a cross-sectional dimension which is constant or increasing with a height from the second surface of the first support element. Electrically conductive masses of bonding material may be electrically coupled with and project above the first elements through the corresponding openings of the patterned layer. Each mass may have a cross-sectional dimension which is defined by a cross-sectional dimension of the corresponding opening through which it projects. A microelectronic element can be mounted to the second surface of one of the first or the second support elements. Electrically conductive second elements can be provided at the second surface of the second support element, and can be electrically coupled with the masses and electrically coupled with the first elements through the masses. An encapsulation may overlie the second surface of the second support element, a surface of the patterned layer and may contact at least some of the masses, with the masses extending through at least a portion of the encapsulation. In a particular example, the masses may have bulbous portions where the masses extend through the at least a portion of the encapsulation.


A stacked multi-chip microelectronic assembly in accordance with an aspect of the invention may include the microelectronic assembly and a microelectronic package overlying the first surface of the first support element, with the microelectronic package having terminals connected with the first terminals of the microelectronic assembly.


A stacked multi-chip microelectronic assembly in accordance with a particular aspect of the invention may include the microelectronic assembly and have second terminals but not the first terminals. The second terminals may be electrically coupled with the first elements through the masses therebetween.


A method of fabricating a microelectronic assembly in accordance with an aspect of the invention may comprise joining first and second subassemblies to form an assembly. The assembly can comprise a first support element and a second support element, the first support element having an outwardly-facing first surface facing a first direction, and the second support element having an outwardly-facing first surface facing a second direction opposite from the first direction. The first support element may have electrically conductive first elements at an inwardly-facing second surface thereof, and the second support element may have electrically conductive second elements at an inwardly-facing second surface thereof, and at least one microelectronic element may be mounted overlying the second surface of one of the first and second support elements. The assembly may further include a patterned layer of photo-imageable material overlying the second surface of one of the first or second support elements, the patterned layer having openings with cross-sectional dimensions which are constant or increase with height from the surface of the support element over which the patterned layer lies. The assembly may further comprise masses of bonding material extending from the first elements through the openings and electrically coupled with the second elements, the masses having cross-sectional dimensions defined by the cross-sectional dimensions of the openings.


After forming the assembly, a encapsulant can be flowed into a space between the first and second subassemblies to form an encapsulation contacting surfaces of at least portions of the masses.


In accordance with such method, the assembly may comprise first terminals at the first surface of the first support element, and second terminals at the first surface of the second support element, the first terminals being electrically coupled with the second terminals through the first elements, the second elements, and the masses therebetween.


Alternatively, in accordance with such method, the assembly may include one of: first terminals at the first surface of the first support element, the first terminals being electrically coupled with the second elements through the masses therebetween; or second terminals at the first surface of the second support element, the second terminals being electrically coupled with the first elements through the masses therebetween.


In accordance with a particular aspect, the method may further comprise forming the patterned layer by depositing a first layer of photo-imageable material, and depositing a temporary layer comprising a second layer of a photo-imageable material, photolithographically patterning the temporary layer to form apertures, using the patterned temporary layer to pattern the first layer to form the openings in accordance with the apertures in the temporary layer, then filling the openings with the masses, and then removing the temporary layer such that the masses project to heights greater than a height of the first layer above the second surface of the support element over which it lies.





BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS


FIG. 1 is a sectional view illustrating a microelectronic assembly in accordance with an embodiment of the invention.



FIG. 1A is a partial fragmentary sectional view further illustrating an aspect of the microelectronic assembly depicted in FIG. 1.



FIG. 2 is a sectional view illustrating a microelectronic assembly in accordance with an embodiment of the invention as coupled with an additional component such as a circuit panel.



FIG. 3 is a sectional view illustrating a stacked multi-chip assembly comprising a plurality of stacked electrically coupled microelectronic assemblies, such as a plurality of the microelectronic assemblies seen in FIG. 1.



FIG. 4 is a sectional view illustrating a microelectronic assembly in accordance with a variation of the embodiment of the invention depicted in FIG. 1.



FIGS. 5 through 12 are sectional views illustrating stages in fabrication of a microelectronic assembly in accordance with an embodiment of the invention, in which:



FIG. 6 illustrates a stage following the stage depicted in FIG. 5;



FIG. 7 illustrates a stage following the stage depicted in FIG. 6;



FIG. 8 illustrates a stage following the stage depicted in FIG. 7;



FIG. 9 illustrates a stage following the stage depicted in FIG. 8;



FIG. 10 illustrates a stage following the stage depicted in FIG. 9;



FIG. 11 illustrates a stage following the stage depicted in FIG. 10; and



FIG. 12 illustrates a stage in a method of fabricating a microelectronic assembly in accordance with a variation of the embodiment depicted in FIGS. 6-11.



FIG. 13 is a sectional view illustrating a stage in a method of fabricating a microelectronic assembly in accordance with a variation of the method illustrated in FIGS. 5 through 12.



FIG. 14 is a sectional view illustrating a microelectronic package or assembly as further incorporated in and which may be utilized in a system according to an embodiment of the invention.





DETAILED DESCRIPTION OF THE INVENTION

Accordingly, embodiments of the invention herein can provide improved assemblies containing microelectronic elements and having first terminals and second terminals, e.g., top terminals and bottom terminals, in which vertical interconnects which electrically couple the top terminals and bottom terminals provides desirable standoff height while also allowing the vertical interconnects to be tightly packed with desirable pitch in horizontal directions parallel to a face of the microelectronic element in the assembly. Referring to the microelectronic assembly 10 or microelectronic package illustrated in FIG. 1, in one example, a standoff height H between the second surfaces of the support elements is greater than half a minimum pitch “a” of masses 136 of bonding material in at least one direction parallel to the second surface of the first support element. In other examples, the standoff height can be equal to or greater than the minimum pitch a, or may be equal to or greater than 1.5 times the minimum pitch a.


As further seen in FIG. 1, the microelectronic package 10 includes a first support element 102 and a second support element 104. Each support element can be, e.g., a package substrate such as a chip carrier or dielectric element or structure which combines two or more of dielectric, semiconductor and electrically conductive materials on which electrically conductive structure such as terminals, traces, contacts, and vias can be provided. For example, one or both support elements can be or include a sheet-like or board-like dielectric element which comprises at least one of inorganic or organic dielectric material, and which may include primarily inorganic material, or primarily polymeric material, or which may be a composite structure comprising both inorganic and polymeric materials. Thus, for example, without limitation, one or both support elements may comprise a dielectric element which includes polymeric material such as polyimide, polyamide, epoxy, thermoplastic material, thermoset materials, among others. Alternatively, one or both support elements may comprise a dielectric element which includes an inorganic dielectric material such as an oxide of silicon, a nitride of silicon, a carbide of silicon, silicon oxynitride, alumina, and one or both support elements can include a semiconductor material such as silicon, germanium, or carbon, among others, or a combination of one or more such inorganic materials. In another example, one or both support elements can comprise a dielectric element which is a combination of one or more polymeric materials and one or more inorganic materials, such as the materials described above. In specific examples, one or both support elements can have a structure of glass-reinforced epoxy such as commonly referred to as “FR-4” or “BT resin” board structures. In another example, one or both support elements may consist essentially of polymeric material such as polyimide, for example. One or both support elements may include one or more layers of compliant material, which in some cases may be exposed at the first surface, the second surface, or both the first and second surfaces of such support element. The compliant material in some cases can comprise polyimide, polyamide which typically have Young modulus less than 2.0 gigapascals (“GPa”), or in some cases the compliant material may include an elastomer having a Young's modulus which is significantly lower, e.g., well below 1.0 GPa.


As seen in FIG. 1, each support element has first and second oppositely facing surfaces. As assembled in a microelectronic assembly 10 or microelectronic package, first surfaces 101, 105 of the support elements face outwardly away from one another, and the second surfaces 103, 106 face inwardly towards one another. A microelectronic element 120 which may be an unpackaged or packaged semiconductor chip is mounted to the second surface of one or both of the support elements 102, 104. In a particular embodiment, the microelectronic element can be a semiconductor chip having additional electrically conductive structure at a face thereof coupled to pads of the chip. Although not shown, in one embodiment, a second microelectronic element can be mounted in a space above a surface 129 of the microelectronic element 120 which faces away from support element 104. The second microelectronic element can be positioned between surface 129 and the surface 103 of the first support element 102. The second microelectronic element can be mounted to a surface 103 of the first support element 102 and be electrically coupled with the first elements 132. Alternatively, the second microelectronic element can be electrically coupled with conductive elements at a surface 106 of the second support element 104. A second encapsulation (not shown) may be provided on or overlying one or more of edge surfaces or a face of the second microelectronic element.


In a particular embodiment, the first support element 102 can be referred to as an “interposer”, particularly when the first support element 102 has electrically conductive first elements 132 at the second surface 103 thereof which are disposed in a different pattern, e.g., at different locations or a different pitch, than a set of first terminals 141 at the first surface of the interposer 102. As further seen in FIG. 1, in one example, a minimum pitch “a” of the first elements 132 can be significantly smaller than a minimum pitch “b” of the first terminals 141. The first terminals 141 may have a same or different minimum pitch “b” than a minimum pitch “c” of second terminals 142 at an oppositely-facing surface 105 of microelectronic assembly 10. A microelectronic assembly 10 having the same pitch for first terminals 141 and second terminals 142 can be utilized, for example, in a higher-level assembly comprising a plurality of stacked and electrically coupled microelectronic assemblies 10 as seen in FIG. 3.


As used in this disclosure with reference to a component, e.g., an interposer, microelectronic element, circuit panel, substrate, etc., a statement that an electrically conductive element is “at” a surface of a component indicates that, when the component is not assembled with any other element, the electrically conductive element is available for contact with a theoretical point moving in a direction perpendicular to the surface of the component toward the surface of the component from outside the component. Thus, a terminal or other conductive element which is at a surface of a substrate may project from such surface; may be flush with such surface; or may be recessed relative to such surface in a hole or depression in the substrate. In one example, the “surface” of the component may be a surface of dielectric structure; however, in particular embodiments, the surface may be a surface of other material such as metal or other electrically conductive material or semiconductor material.


In FIG. 1, the directions parallel to the first surface 101 of the first support element are referred to herein as first and second transverse directions 178, 179 or “horizontal” or “lateral” directions, whereas the directions 180 perpendicular to the first surface are referred to herein as upward or downward directions and are also referred to herein as the “vertical” directions. The directions referred to herein are in the frame of reference of the structures referred to. Thus, these directions may lie at any orientation to the normal or gravitational frame of reference. A statement that one feature is disposed at a greater height “above a surface” than another feature means that the one feature is at a greater distance in the same orthogonal direction away from the surface than the other feature. Conversely, a statement that one feature is disposed at a lesser height “above a surface” than another feature means that the one feature is at a smaller distance in the same orthogonal direction away from the surface than the other feature.


Referring to FIG. 1, in one example, a “front” contact-bearing face of the microelectronic element 120 may face downwardly toward second surface 106 of the second support element 104, and a plurality of contacts 124 at the front face of the microelectronic element may face and be electrically coupled with corresponding contacts at the surface 106 of the second support element, such as seen in FIG. 1A of commonly owned U.S. application Ser. No. 13/942,568 filed Jul. 15, 2013 (hereinafter, “the '568 Application”), the disclosure of which is incorporated herein by reference. In a particular example, as seen, for example, in commonly owned U.S. application Ser. No. 13/439,299 filed Apr. 4, 2012 (hereinafter, “the '299 Application”) the disclosure of which is incorporated herein by reference, the contacts can be distributed across at least a portion of the front face of the microelectronic element in an area array having two or more rows of contacts and having two or more columns of contacts. An underfill may be disposed between the front face of the microelectronic element and second surface 106 of the second support element, the underfill surrounding individual ones of the connections, and which in some cases may mechanically reinforce the connections. The contacts 124 of the microelectronic element 120 may be electrically coupled with electrically conductive second terminals 142 at the first surface 105 of the second support element. In such example, the contacts 124 can be electrically coupled with corresponding contacts at the second surface 106 facing the contacts 124 by a flip-chip connection, i.e., by a bond metal, e.g., tin, indium, solder or a eutectic material, or a conductive matrix material of metal particles embedded in a polymeric material.


Alternatively, instead a flip-chip connection, the contacts (not shown) on the downwardly-oriented front face can be arranged at positions within one or more rows of contacts and/or one or more columns of contacts which are aligned with an aperture or “bond window” (not shown) that extends between the first and second surfaces 105, 106 of the support element 104. In such case, the contacts 124 of the microelectronic element can be coupled with the second terminals 142 through leads which are joined to the contacts, such as seen, for example in any one or more of FIGS. 1A-1C, 5B-5C, and 9A-15 of U.S. application Ser. No. 13/306,068 filed Nov. 29, 2011, the disclosure of which is incorporated herein by reference. In a particular example, the leads can be wire leads (not shown), e.g., wire bonds, which extend through the aperture and are joined to the contacts and to corresponding contacts (not shown) at the first surface 105. In another example, the leads can be leads each of which includes a first portion extending as a trace along the first or second surfaces 105, 106 and a second portion integral with the first portion which extends from the trace into the area of the aperture and is joined to the contact.


In still another example, although not shown, a rear surface of the microelectronic element can be back-bonded to the second surface 106 of the second support element and the front (contact-bearing) face of the microelectronic can instead face away from the first surface 106 of support element 104, with contacts 124′ of the microelectronic element facing away from the second surface 106. In such example, the contacts 124′ can be electrically coupled with corresponding contacts at the second surface 106 by conductive structure extending above the contact-bearing face 129 at which contacts 124′ are disposed. For example, wire bonds, leads, ribbon bonds, among others, may be used to provide the conductive interconnections.


As further seen in FIG. 1, the microelectronic package 10 can include a patterned layer 130 of photo-imageable material having a surface 131 at a height above the second surface 103 of the first support element. As further seen in FIG. 1, the patterned layer 130 has a plurality of openings 133 which are aligned with corresponding electrically conductive first elements 132 at the second surface 103 of the first support element 102. Referring to FIG. 1A, each of the plurality of openings has a cross-sectional dimension 134 which is either constant or monotonically increasing with height from the second surface 103 of the first support element.


As further seen in FIG. 1, electrically conductive masses 136 of bonding material are electrically coupled with the first elements 132 and project away from the first elements 132 through the corresponding openings 133 of the patterned layer. In one example, the masses can comprise a bond metal, e.g., tin, indium, solder or a eutectic material. In other examples, the masses can comprise an electrically conductive matrix material of metal particles embedded in a polymeric material. In one example, the masses may have a vertical height of between 20 and 500 micrometers (hereinafter “microns”) in a vertical direction 180 of the microelectronic assembly. The vertical dimension of each post typically is greater than half the minimum on-center pitch “a” of adjacent first elements 132 in a second direction 178 or 179 which is parallel to a plane in which a surface 103 of the first support element extends.


Within the patterned layer 130, each mass 136 has a cross-sectional dimension 134 which is defined by a cross-sectional dimension of the corresponding opening 130 through which it projects. Thus, the cross-sectional dimensions of the masses 136 are constant or monotonically increasing at least at heights within the patterned layer 130. The masses project above surface 131 of the patterned layer 130 and are joined with corresponding electrically conductive second elements 152 at a surface 106 of the second support element. As seen in FIG. 1, the masses 136 may have bulbous portions 138 where the masses extend between a surface 131 of the patterned layer and the second elements 152.


As further seen in FIG. 1, an encapsulation 150 may be formed in contact with the second surface 106 of the second support element 104 and may be formed in contact with the surface 131 of the patterned layer and with surfaces of the masses 136. In one embodiment, the encapsulation 150 may be formed in contact with edge surfaces 127 and major surface 129 of the microelectronic element 120. Alternatively, the encapsulation 150 may be formed in contact with one or more layers of material (not shown) overlying the edge surfaces 127 and/or may be formed in contact with one or more layers of material (not shown) overlying the major surface 129 of the microelectronic element 129, such that the encapsulation 150 overlies but does not contact either the edge surfaces 127, the major surface 129, or both the edge surfaces and the major surface of the microelectronic element 129. In one example, the one or more layers of material can be or can comprise a second encapsulation overlying one or more of the major surface 129 and one or more of the edge surfaces 127 of the microelectronic element 120.


The encapsulation 150 can include or consist essentially of a polymeric material. Examples of materials of which the encapsulation can be made are a potting compound, epoxies, liquid crystal polymers, thermoplastics, and thermoset polymers. In a particular example, the encapsulation can include a polymeric matrix and particulate loading material within the polymeric matrix, such as formed by molding or otherwise depositing an uncured polymeric material which has the particulate loading material therein onto a surface 131 of the patterned layer 130. In one example, the particulate loading material may optionally have a low coefficient of thermal expansion (“CTE”), such that the resulting encapsulation 150 may have a CTE lower than 10 parts per million per degree Celsius hereinafter, “ppm/° C.”. In one example, the encapsulation may include a filler material such as glass or ceramic dielectric filler or semiconductor filler among others.


In a variation of any or all of the above-described embodiments, one of: the plurality of the first terminals, or the plurality of the second terminals can be omitted from the microelectronic assembly 10. In that case, the first elements may be electrically coupled with the second terminals through the electrically conductive masses 136 which are disposed therebetween, or the second elements may be electrically coupled with the first terminals through the electrically conductive masses 136 which are disposed therebetween. In one variation of any or all of the above-described embodiments, the microelectronic element 120 can be mounted to surface 103 of the first support element 102 instead of to surface 106 of the second support element 104.



FIG. 2 illustrates a board-level assembly 110 comprising a microelectronic assembly 10 or package in accordance with the above description and a circuit panel 108 having a plurality of contacts 144 at a surface 112 thereof which are aligned with and joined to the second terminals 142 of the microelectronic assembly 10 through electrically conductive joining elements 146. The joining elements can include one or more of electrically conductive masses 146 such as comprised of a material as described above in connection with masses 136, or which may include electrically conductive solid metal posts, e.g., posts having monolithic metal regions consisting essentially of copper and which are generally cylindrical or frustoconical in shape, and generally rectangular or trapezoidal when viewed in cross-section.



FIG. 3 illustrates an assembly 14 of the microelectronic package 10, in which a plurality of microelectronic assemblies 10 or packages are stacked and electrically coupled with one another through their respective first terminals 141, second terminals 142 aligned therewith and electrically conductive joining elements 16 contacting respective pairs of first and second terminals. One of the microelectronic assemblies 10 can have second terminals 142 coupled with the contacts of a circuit panel 108, as described above with reference to FIG. 2.


Referring to FIG. 4, in a microelectronic assembly 20 or package according to a variation of the assembly 10 described above, a second microelectronic element 220 is provided overlying a first surface 101 of the first support element 102, and the first terminals may be omitted from the microelectronic assembly 20. The second microelectronic element 220 may be electrically coupled with the electrically conductive second elements 152 through wiring 154 provided on the first support element 102, and through the masses 136. The second microelectronic element 220 may be electrically coupled with the second terminals 142 through the wiring 154, the masses 136, and the second elements 152. In another variation (not shown), the second terminals may be omitted from the microelectronic assembly 20 whereas the first terminals will be provided in addition to wiring 154 generally at surface 101 of the second support element 102. In such case, the second microelectronic element 220 may be electrically coupled with first terminals (e.g., at locations in accordance with FIG. 1) and be electrically coupled therewith through wiring 154 provided on the first support element 102 and the masses 136.


Turning now to FIGS. 5 through 12, a method will now be described for fabricating a microelectronic assembly in accordance with an embodiment of the invention. As seen in FIG. 5, a first support element 102 or interposer is provided, having features as described above. As seen in FIG. 6, a first layer 130 of photo-imageable material is provided overlying a second surface 103 of the first support element 102. In one example, the photo-imageable material can be a negative tone photoresist material such as SU8, which may more specifically be a material such as SU8-2150, which can have a thickness 162 ranging from about 20 microns and up to 650 microns, and will be a permanent layer once it has cross-linked by appropriate processing, e.g., thermal or radiation treatment after patterning. The photo-imageable material of the first layer, e.g., SU8, can be applied to the second surface 103 or to overlie the second surface 103 of the support element by spin-on or roller-coat method, among others. In one embodiment, the thickness 162 can be 200 microns. After applying the first layer 130, a temporary layer 164 of a photo-imageable material is applied to the surface 131, or to overlie the surface 131 of the first layer. In one example, the temporary layer can be a dry film which is removable after patterning. The temporary layer 164 can range in thickness 166 between 50 microns and 300 microns. In one example, the thickness 166 can be 100 microns.


Thereafter, as seen in FIG. 7, the temporary layer 164 is patterned such as by photolithography to form apertures therein. The apertures can then be used to pattern the first layer 130, such as by etching or photolithography to form the openings 133 therein in alignment with the patterns in the temporary layer, wherein surfaces of first elements 132 are at least partially exposed within the openings 133. In one example, lateral dimensions 168 in directions 178, 179 (FIG. 1) of the openings 133 are constant or monotonically increasing in a direction 180′ extending above the first elements 132 to a surface 165 of the temporary layer. At the same time that the openings 133 are being formed, or at a different time, the same or similar processing can be used to form a larger opening 135 in the temporary layer 164 and the first layer 130, the opening 135 having lateral dimensions in directions 178 and 179 which are larger than microelectronic element 120 (FIG. 1) such that the opening 135 at least partially accommodates microelectronic element 120.


In the stage seen in FIG. 8, the openings 133 can be filled with masses 136 of electrically conductive material such as, for example, a metallic paste or metal flake or metal particle material which is mixed with one or more of a flux, solvent or other volatile material, or binder, the material being reflowable or otherwise being subject to harden with sufficient thermal treatment. In particular examples, without limitation, the material can be a paste containing particles of one or more of solder, tin, indium, silver, gold, or copper. In another example, the material can be a permanently curable or hardenable conductive material. In one example, the openings 133 can be filled by one or more of screening, stenciling or dispensing of a conductive paste using a tool having a head which passes over the surface 165 of the temporary layer 164.



FIG. 9 depicts an optional stage of heating the structure shown therein to cause reflowing of the masses 136 of electrically conductive material within the openings 133 when the material deposited therein is a reflowable material. Alternatively, when the electrically conductive material is a permanently curable or hardenable conductive material, some amount of drying or heating can be applied, if needed, to partially cure the material. In one example, such curable conductive material can be partially cured by heating to a temperature below a glass transition temperature of a polymeric material of which the conductive material is comprised. Alternatively, in a variation of the above-described process, the openings 133 can be filled by injecting a bond metal in a molten state, e.g., solder, tin, indium or a eutectic mixture, into the openings 133, such as by batch processing.


Referring to FIG. 10, the temporary layer can now be removed so that portions of the masses 136 project above a surface 131 of the first layer 130. In one example, the temporary layer is removed by dissolution, e.g., by washing or etching selectively with respect to a material of the first layer 130. In one example, a first subassembly 170 comprising the support element 102, first layer 130 thereon and the masses 136 of conductive material projecting above a surface 131 of the first layer is ready for further assembly with another component. Thus, as seen in FIG. 11, masses 136 of the conductive material are aligned with corresponding electrically conductive second elements 152 at a surface 106 of a second support element 104 of a second subassembly 172. Opening 135 in the first layer 130 is aligned with microelectronic element 120. Then, the first and second subassemblies 170, 172 can be brought together such that the masses 136 contact the second elements 152 or are disposed in close proximity. When the masses 136 comprise a reflowable material, the masses 136 can then be reflowed to form connections with the second elements 152 having an appearance as seen in FIG. 1, in which bulbous portions 138 of the masses 136 appear above the surface 131 of the first layer. Alternatively, masses 136 of curable or hardenable material can be cured or hardened after being brought into contact with the second elements 152 to form permanent connections therewith.


Referring to FIG. 12, in a variation of the above-described processing, the first subassembly 170 having reflowable masses 136 can be heated to a reflow temperature prior to assembly of the first and second subassemblies 170, 172. In such way, portions of the masses projecting above the surface 131 of the first layer can be reflowed to form bulbous portions 138. Further assembling of the first and second subassemblies with one another can then be carried out to form microelectronic assembly 10 (FIG. 1), such as by aligning the masses 136 with the corresponding second elements 152 and aligning the opening 135 with the microelectronic element 120, bringing the bulbous portions 138 of the masses in contact with the second elements 152 and then reflowing at least the bulbous portions 138 to form connections between the masses 136 and the second elements 152.


Thereafter, with additional reference to FIG. 1, an encapsulation 150 can be formed using an encapsulant material such as described above. In one example, the assembly 10 can be placed in a mold and an encapsulant injected into a space between the first and second subassemblies 170, 172 such that the encapsulant contacts surfaces of the masses 136, which may be straight portions or bulbous portions 138 of the masses. The encapsulant may contact the surface 131 of the first layer of photo-imageable material and may contact the second surface 106 of the second support element. The encapsulant may contact surfaces 127 and 129 of the microelectronic element 120. Curing or partial curing of the encapsulant can be effected while the assembly is still in the mold or the encapsulant can be cured by subsequent processing. In one example applying to any or all microelectronic assemblies 10, 20 described herein, surfaces 127, 129 of microelectronic element 120 can be partially or fully covered by a second encapsulation 176 as seen in FIG. 13 prior to uniting of the first and second subassemblies 170, 172 to form assembly 20. The encapsulation 150 may be formed in contact with the microelectronic element 120 and/or in contact with a second encapsulation 176 which is formed on a face of the microelectronic element 120.



FIG. 13 depicts a stage in fabrication of a microelectronic assembly 20 as seen in FIG. 4 in accordance with a variation of the above-described processing. As seen in FIG. 13, a microelectronic subassembly 174 can comprise first support element 102 and microelectronic element 220 mounted to a surface 101 which faces in an outwardly direction of the assembly 20 to be constructed thereof. Contacts 224 and/or 224′ of microelectronic element 220 may be electrically coupled with the masses 136 of conductive material through wiring 154 on the first support element 102 and through first elements 132. Then, the masses 136 can be aligned and joined with corresponding second elements 152 on the second subassembly in a manner such as described above with reference to FIG. 11 or FIG. 12. Further processing to form an encapsulation 150 can be performed in a manner as described above.


The structures discussed above provide extraordinary three-dimensional interconnection capabilities. These capabilities can be used with chips of any type. Merely by way of example, the following combinations of chips can be included in structures as discussed above: (i) a processor and memory used with the processor; (ii) plural memory chips of the same type; (iii) plural memory chips of diverse types, such as DRAM and SRAM; (iv) an image sensor and an image processor used to process the image from the sensor; (v) an application-specific integrated circuit (“ASIC”) and memory. The structures discussed above can be utilized in construction of diverse electronic systems. For example, referring to FIG. 14, a system 500 in accordance with a further embodiment of the invention includes a structure 506 as described above in conjunction with other electronic components 508 and 510. In the example depicted, component 508 is a semiconductor chip whereas component 510 is a display screen, but any other components can be used. Of course, although only two additional components are depicted in FIG. 14 for clarity of illustration, the system may include any number of such components. The structure 506 as described above may be, for example, a microelectronic package as discussed above in the foregoing or may be a microelectronic assembly such as discussed above with respect to FIG. 1, 2, 3 or 4. Structure 506 and components 508 and 510 are mounted in a common housing 501, schematically depicted in broken lines, and are electrically interconnected with one another as necessary to form the desired circuit. In the exemplary system shown, the system includes a circuit panel 502 such as a flexible printed circuit board, and the circuit panel includes numerous conductors 504, of which only one is depicted in FIG. 14, interconnecting the components with one another. However, this is merely exemplary; any suitable structure for making electrical connections can be used. The housing 501 is depicted as a portable housing of the type usable, for example, in a cellular telephone or personal digital assistant, and screen 510 is exposed at the surface of the housing. Where structure 506 includes a light-sensitive element such as an imaging chip, a lens 511 or other optical device also may be provided for routing light to the structure. Again, the simplified system shown in FIG. 14 is merely exemplary; other systems, including systems commonly regarded as fixed structures, such as desktop computers, routers and the like can be made using the structures discussed above.


As these and other variations and combinations of the features discussed above can be utilized without departing from the present invention, the foregoing description of the preferred embodiments should be taken by way of illustration rather than by way of limitation of the invention as defined by the claims.

Claims
  • 1. A microelectronic assembly, comprising: first and second support elements each having a first surface facing in an outward direction of the assembly and each having a second surface facing in an inward direction of the assembly, the second surface of each of the first and second support elements respectively face one another, and the first and second support elements including at least one of: first terminals at the first surface of the first support element, or second terminals at the first surface of the second support element;electrically conductive first elements at the second surface of the first support element;a patterned layer of photo-imageable material overlying the second surface of the first support element;electrically conductive masses of bonding material coupled to provide electrical conductivity to the electrically conductive first elements and extending through the patterned layer toward the second surface of the second support element;a microelectronic element mounted to the second surface of one of the first and second support elements; andelectrically conductive second elements at the second surface of the second support element, the electrically conductive second elements electrically coupled with the electrically conductive masses and electrically coupled with the electrically conductive first elements through the electrically conductive masses.
  • 2. The microelectronic assembly of claim 1, wherein each mass of the electrically conductive masses has a cross-sectional dimension which is constant or progressively increasing as the mass extends from the second surface of the first support element towards the second surface of the second support element.
  • 3. The microelectronic assembly of claim 1, further comprising an encapsulation layer between the second surface of the second support element and the second surface of the first support element.
  • 4. The microelectronic assembly of claim 3, wherein the encapsulation layer overlies the second surface of the second support element and a surface of the patterned layer, and contacts at least some of the electrically conductive masses.
  • 5. The microelectronic assembly of claim 4, wherein the electrically conductive masses extend through at least a portion of the encapsulation layer.
  • 6. The microelectronic assembly of claim 3, wherein the electrically conductive masses comprise bulbous portions, wherein the electrically conductive masses extend through at least a portion of the encapsulation layer.
  • 7. The microelectronic assembly of claim 6, wherein the encapsulation layer is formed in contact with a surface of the patterned layer and in contact with the second surface of the second support element.
  • 8. The microelectronic assembly of claim 1, wherein the first terminals are coupled with the second terminals through the electrically conductive first elements, the electrically conductive second elements, and the electrically conductive masses.
  • 9. The microelectronic assembly of claim 1, wherein the first terminals are coupled with the electrically conductive second elements through the electrically conductive masses.
  • 10. The microelectronic assembly of claim 1, wherein the second terminals are electrically coupled with the electrically conductive first elements through the electrically conductive masses.
  • 11. The microelectronic assembly of claim 1, wherein the microelectronic element has a face facing away from the second support element, and the encapsulation layer is a first encapsulation layer formed in contact with at least one of: the face of the microelectronic element or a second encapsulation layer formed on the face of the microelectronic element.
  • 12. The microelectronic assembly of claim 1, further comprising: a microelectronic package overlying the first surface of the first support element, the microelectronic package having third terminals connected with the first terminals of the microelectronic assembly.
  • 13. The microelectronic assembly of claim 12, wherein a minimum pitch of the first terminals is larger than a minimum pitch of the electrically conductive first elements.
  • 14. The microelectronic assembly of claim 13, wherein the minimum pitch of the first terminals is the same as a minimum pitch of the second terminals.
  • 15. An assembly for a microelectronic device, comprising: support elements each having a first surface facing in an outward direction and a second surface facing in an inward direction of the assembly, the second surface of each of a first support element and a second support element of the support elements facing one another;at least one of the support elements including first contacts at the first surface respectively thereof;second contacts at the second surface of the first support element of the support elements;a first dielectric layer in contact with a portion of the second surface of the first support element;masses of electrically conductive bonding material respectively coupled at first ends thereof for electrical conductivity to the second contacts and extending through holes defined in the first dielectric layer and extending beyond a surface of the first dielectric layer facing toward the second surface of the second support element of the support elements;a second dielectric layer in contact with at least the surface of the first dielectric layer and a portion of the second surface of the second support element and on portions of the masses extending beyond the surface of the first dielectric layer; andthird contacts at the second surface of the second support element respectively coupled for electrical conductivity to second ends of the masses opposite the first ends thereof.
  • 16. The assembly according to claim 15, wherein: the first dielectric layer is a layer of a photo imageable material; andthe second dielectric layer is an encapsulation material.
  • 17. The assembly according to claim 15, wherein: a recess is defined by the first dielectric layer for receipt of a portion of the second dielectric layer and a portion of a microelectronic element; andthe microelectronic element is coupled to the second surface of the second support element.
  • 18. The assembly according to claim 15, wherein the portions of the masses extending beyond the surface of the first dielectric layer comprise bulbous portions.
US Referenced Citations (442)
Number Name Date Kind
3289452 Koellner Dec 1966 A
3358897 Christensen Dec 1967 A
3623649 Keisling Nov 1971 A
3795037 Luttmer Mar 1974 A
3900153 Beerwerth et al. Aug 1975 A
4327860 Kirshenboin et al. May 1982 A
4422568 Elles et al. Dec 1983 A
4437604 Razon et al. Mar 1984 A
4604644 Beckham et al. Aug 1986 A
4695870 Patraw Sep 1987 A
4716049 Patraw Dec 1987 A
4771930 Gillotti et al. Sep 1988 A
4793814 Zifcak et al. Dec 1988 A
4804132 DiFrancesco Feb 1989 A
4902600 Tamagawa et al. Feb 1990 A
4924353 Patraw May 1990 A
4975079 Beaman et al. Dec 1990 A
4982265 Watanabe et al. Jan 1991 A
4998885 Beaman Mar 1991 A
4999472 Neinast et al. Mar 1991 A
5067382 Zimmerman et al. Nov 1991 A
5083697 Difrancesco Jan 1992 A
5095187 Gliga Mar 1992 A
5138438 Masayuki et al. Aug 1992 A
5148265 Khandros et al. Sep 1992 A
5148266 Khandros et al. Sep 1992 A
5186381 Kim Feb 1993 A
5189505 Bartelink Feb 1993 A
5196726 Nishiguchi et al. Mar 1993 A
5214308 Nishiguchi et al. May 1993 A
5220489 Barreto et al. Jun 1993 A
5222014 Lin Jun 1993 A
5340771 Rostoker Aug 1994 A
5371654 Beaman et al. Dec 1994 A
5397997 Tuckerman et al. Mar 1995 A
5438224 Papageorge et al. Aug 1995 A
5455390 DiStefano et al. Oct 1995 A
5468995 Higgins, III Nov 1995 A
5494667 Uchida et al. Feb 1996 A
5495667 Farnworth et al. Mar 1996 A
5518964 DiStefano et al. May 1996 A
5531022 Beaman et al. Jul 1996 A
5536909 DiStefano et al. Jul 1996 A
5541567 Fogel et al. Jul 1996 A
5571428 Nishimura et al. Nov 1996 A
5608265 Kitano et al. Mar 1997 A
5615824 Fjelstad et al. Apr 1997 A
5635846 Beaman et al. Jun 1997 A
5656550 Tsuji et al. Aug 1997 A
5659952 Kovac et al. Aug 1997 A
5679977 Khandros et al. Oct 1997 A
5688716 DiStefano et al. Nov 1997 A
5726493 Yamashita et al. Mar 1998 A
5731709 Pastore et al. Mar 1998 A
5736780 Murayama Apr 1998 A
5787581 DiStefano et al. Aug 1998 A
5801441 DiStefano et al. Sep 1998 A
5802699 Fjelstad et al. Sep 1998 A
5811982 Beaman et al. Sep 1998 A
5821763 Beaman et al. Oct 1998 A
5831836 Long et al. Nov 1998 A
5854507 Miremadi et al. Dec 1998 A
5898991 Fogel et al. May 1999 A
5912505 Itoh et al. Jun 1999 A
5953624 Bando et al. Sep 1999 A
5971253 Gilleo et al. Oct 1999 A
5973391 Bischoff et al. Oct 1999 A
5977618 DiStefano et al. Nov 1999 A
5980270 Fjelstad et al. Nov 1999 A
5989936 Smith et al. Nov 1999 A
5994152 Khandros et al. Nov 1999 A
6002168 Bellaar et al. Dec 1999 A
6032359 Carroll Mar 2000 A
6038136 Weber Mar 2000 A
6052287 Palmer et al. Apr 2000 A
6054337 Solberg Apr 2000 A
6054756 DiStefano et al. Apr 2000 A
6077380 Hayes et al. Jun 2000 A
6117694 Smith et al. Sep 2000 A
6121676 Solberg Sep 2000 A
6124546 Hayward et al. Sep 2000 A
6133072 Fjelstad Oct 2000 A
6157080 Tamaki et al. Dec 2000 A
6158647 Chapman et al. Dec 2000 A
6164523 Fauty et al. Dec 2000 A
6177636 Fjelstad Jan 2001 B1
6194250 Melton et al. Feb 2001 B1
6194291 DiStefano et al. Feb 2001 B1
6202297 Faraci et al. Mar 2001 B1
6202298 Smith Mar 2001 B1
6206273 Beaman et al. Mar 2001 B1
6208024 DiStefano Mar 2001 B1
6211572 Fjelstad et al. Apr 2001 B1
6215670 Khandros Apr 2001 B1
6218728 Kimura Apr 2001 B1
6225688 Kim et al. May 2001 B1
6258625 Brofman et al. Jul 2001 B1
6260264 Chen et al. Jul 2001 B1
6262482 Shiraishi et al. Jul 2001 B1
6295729 Beaman et al. Oct 2001 B1
6300780 Beaman et al. Oct 2001 B1
6303997 Lee et al. Oct 2001 B1
6313528 Solberg Nov 2001 B1
6316838 Ozawa et al. Nov 2001 B1
6332270 Beaman et al. Dec 2001 B2
6334247 Beaman et al. Jan 2002 B1
6358627 Benenati et al. Mar 2002 B2
6362520 DiStefano Mar 2002 B2
6362525 Rahim Mar 2002 B1
6388333 Taniguchi et al. May 2002 B1
6407448 Chun Jun 2002 B2
6439450 Chapman et al. Aug 2002 B1
6458411 Goossen et al. Oct 2002 B1
6476503 Imamura et al. Nov 2002 B1
6476583 McAndrews Nov 2002 B2
6495914 Sekine et al. Dec 2002 B1
6507104 Ho et al. Jan 2003 B2
6509639 Lin Jan 2003 B1
6514847 Ohsawa et al. Feb 2003 B1
6515355 Yin et al. Feb 2003 B1
6522018 Tay et al. Feb 2003 B1
6526655 Beaman et al. Mar 2003 B2
6528874 Iijima et al. Mar 2003 B1
6531784 Shim et al. Mar 2003 B1
6545228 Hashimoto Apr 2003 B2
6550666 Chew et al. Apr 2003 B2
6555918 Masuda et al. Apr 2003 B2
6560117 Moon May 2003 B2
6573458 Matsubara et al. Jun 2003 B1
6578754 Tung Jun 2003 B1
6578755 Elenius et al. Jun 2003 B1
6581283 Sugiura et al. Jun 2003 B2
6600234 Kuwabara et al. Jul 2003 B2
6624653 Cram Sep 2003 B1
6630730 Grigg Oct 2003 B2
6647310 Yi et al. Nov 2003 B1
6684007 Yoshimura et al. Jan 2004 B2
6687988 Sugiura et al. Feb 2004 B1
6699730 Kim et al. Mar 2004 B2
6708403 Beaman et al. Mar 2004 B2
6730544 Yang May 2004 B1
6734542 Nakatani et al. May 2004 B2
6746894 Yin et al. Jun 2004 B2
6762078 Shin et al. Jul 2004 B2
6765287 Lin Jul 2004 B1
6774467 Horiuchi et al. Aug 2004 B2
6774473 Shen Aug 2004 B1
6774494 Arakawa Aug 2004 B2
6777787 Shibata Aug 2004 B2
6790757 Chittipeddi et al. Sep 2004 B1
6815257 Yoon et al. Nov 2004 B2
6828668 Smith et al. Dec 2004 B2
6844619 Tago Jan 2005 B2
6856235 Fjelstad Feb 2005 B2
6867499 Tabrizi Mar 2005 B1
6900530 Tsai May 2005 B1
6902869 Appelt et al. Jun 2005 B2
6930256 Huemoeller et al. Aug 2005 B1
6933608 Fujisawa Aug 2005 B2
6946380 Takahashi Sep 2005 B2
6962282 Manansala Nov 2005 B2
6962864 Jeng et al. Nov 2005 B1
6979599 Silverbrook Dec 2005 B2
6987032 Fan et al. Jan 2006 B1
7009297 Chiang et al. Mar 2006 B1
7045884 Standing May 2006 B2
7061079 Weng et al. Jun 2006 B2
7067911 Lin et al. Jun 2006 B1
7087995 Hiatt et al. Aug 2006 B2
7119427 Kim Oct 2006 B2
7170185 Hogerton et al. Jan 2007 B1
7176506 Beroz et al. Feb 2007 B2
7176559 Ho et al. Feb 2007 B2
7185426 Hiner et al. Mar 2007 B1
7190061 Lee Mar 2007 B2
7215033 Lee et al. May 2007 B2
7225538 Eldridge et al. Jun 2007 B2
7227095 Roberts et al. Jun 2007 B2
7229906 Babinetz et al. Jun 2007 B2
7233057 Hussa Jun 2007 B2
7242081 Lee Jul 2007 B1
7262124 Fujisawa Aug 2007 B2
7294928 Bang et al. Nov 2007 B2
7323767 James et al. Jan 2008 B2
7365416 Kawabata et al. Apr 2008 B2
7371676 Hembree May 2008 B2
7372151 Fan et al. May 2008 B1
7391105 Yeom Jun 2008 B2
7391121 Otremba Jun 2008 B2
7416107 Chapman et al. Aug 2008 B2
7456091 Kuraya et al. Nov 2008 B2
7476608 Craig et al. Jan 2009 B2
7476962 Kim Jan 2009 B2
7485562 Chua et al. Feb 2009 B2
7495179 Kubota et al. Feb 2009 B2
7495342 Beaman et al. Feb 2009 B2
7517733 Camacho et al. Apr 2009 B2
7538565 Beaman et al. May 2009 B1
7550836 Chou et al. Jun 2009 B2
7576439 Craig et al. Aug 2009 B2
7578422 Lange et al. Aug 2009 B2
7621436 Mii et al. Nov 2009 B2
7633765 Scanlan et al. Dec 2009 B1
7642133 Wu et al. Jan 2010 B2
7646102 Boon Jan 2010 B2
7648911 Pagaila et al. Jan 2010 B2
7652361 Yoshida et al. Jan 2010 B1
7671457 Hiner et al. Mar 2010 B1
7671459 Corisis et al. Mar 2010 B2
7675152 Gerber et al. Mar 2010 B2
7677429 Chapman et al. Mar 2010 B2
7682962 Hembree Mar 2010 B2
7728443 Hembree Jun 2010 B2
7737545 Fjelstad et al. Jun 2010 B2
7750483 Lin et al. Jul 2010 B1
7757385 Hembree Jul 2010 B2
7777351 Berry et al. Aug 2010 B1
7780064 Wong et al. Aug 2010 B2
7795717 Goller Sep 2010 B2
7808093 Kagaya et al. Oct 2010 B2
7842541 Rusli et al. Nov 2010 B1
7850087 Hwang et al. Dec 2010 B2
7855462 Boon et al. Dec 2010 B2
7880290 Park Feb 2011 B2
7892889 Howard et al. Feb 2011 B2
7919846 Hembree Apr 2011 B2
7932170 Huemoeller et al. Apr 2011 B1
7934313 Lin et al. May 2011 B1
7964956 Bet-Shliemoun Jun 2011 B1
7967062 Campbell et al. Jun 2011 B2
7977597 Roberts et al. Jul 2011 B2
8012797 Shen et al. Sep 2011 B2
8020290 Sheats Sep 2011 B2
8039970 Yamamori et al. Oct 2011 B2
8058101 Haba et al. Nov 2011 B2
8071470 Khor et al. Dec 2011 B2
8084867 Tang et al. Dec 2011 B2
8092734 Jiang et al. Jan 2012 B2
8093697 Haba et al. Jan 2012 B2
8213184 Knickerbocker Jul 2012 B2
8217502 Ko Jul 2012 B2
8232141 Choi et al. Jul 2012 B2
8264091 Cho et al. Sep 2012 B2
8304900 Jang et al. Nov 2012 B2
8330772 Cote et al. Dec 2012 B2
8482111 Haba Jul 2013 B2
8525314 Haba et al. Sep 2013 B2
8525318 Kim et al. Sep 2013 B1
8536695 Liu et al. Sep 2013 B2
8641913 Haba et al. Feb 2014 B2
8653676 Kim et al. Feb 2014 B2
8779606 Yim et al. Jul 2014 B2
8836136 Chau et al. Sep 2014 B2
8883563 Haba et al. Nov 2014 B1
9023691 Mohammed et al. May 2015 B2
9034696 Mohammed et al. May 2015 B2
20010002607 Sugiura et al. Jun 2001 A1
20010007370 Distefano Jul 2001 A1
20010021541 Akram et al. Sep 2001 A1
20010028114 Hosomi Oct 2001 A1
20020014004 Beaman et al. Feb 2002 A1
20020066952 Taniguchi et al. Jun 2002 A1
20020117330 Eldridge et al. Aug 2002 A1
20020125571 Corisis et al. Sep 2002 A1
20020153602 Tay et al. Oct 2002 A1
20020164838 Moon et al. Nov 2002 A1
20020185735 Sakurai et al. Dec 2002 A1
20030006494 Lee et al. Jan 2003 A1
20030048108 Beaman et al. Mar 2003 A1
20030057544 Nathan et al. Mar 2003 A1
20030094700 Aiba et al. May 2003 A1
20030106213 Beaman et al. Jun 2003 A1
20030124767 Lee et al. Jul 2003 A1
20030162378 Mikami Aug 2003 A1
20030164540 Lee et al. Sep 2003 A1
20040036164 Koike et al. Feb 2004 A1
20040038447 Corisis et al. Feb 2004 A1
20040075164 Pu et al. Apr 2004 A1
20040090756 Ho et al. May 2004 A1
20040110319 Fukutomi et al. Jun 2004 A1
20040119152 Karnezos et al. Jun 2004 A1
20040124518 Karnezos Jul 2004 A1
20040148773 Beaman et al. Aug 2004 A1
20040152292 Babinetz et al. Aug 2004 A1
20040160751 Inagaki et al. Aug 2004 A1
20040188499 Nosaka Sep 2004 A1
20040262734 Yoo Dec 2004 A1
20050035440 Mohammed Feb 2005 A1
20050062492 Beaman et al. Mar 2005 A1
20050082664 Funaba et al. Apr 2005 A1
20050095835 Humpston et al. May 2005 A1
20050116326 Haba et al. Jun 2005 A1
20050121764 Mallik et al. Jun 2005 A1
20050133916 Karnezos Jun 2005 A1
20050133932 Pohl et al. Jun 2005 A1
20050140265 Hirakata Jun 2005 A1
20050151235 Yokoi Jul 2005 A1
20050151238 Yamunan Jul 2005 A1
20050173805 Damberg et al. Aug 2005 A1
20050173807 Zhu et al. Aug 2005 A1
20050181544 Haba et al. Aug 2005 A1
20050181655 Haba et al. Aug 2005 A1
20050212109 Cherukuri et al. Sep 2005 A1
20050253213 Jiang et al. Nov 2005 A1
20050266672 Jeng et al. Dec 2005 A1
20050285246 Haba et al. Dec 2005 A1
20060118641 Hwang et al. Jun 2006 A1
20060166397 Lau et al. Jul 2006 A1
20060197220 Beer Sep 2006 A1
20060255449 Lee et al. Nov 2006 A1
20060278682 Lange et al. Dec 2006 A1
20070015353 Craig et al. Jan 2007 A1
20070040264 Hall et al. Feb 2007 A1
20070148822 Haba et al. Jun 2007 A1
20070152313 Periaman et al. Jul 2007 A1
20070181989 Corisis et al. Aug 2007 A1
20070182012 DeRaedt et al. Aug 2007 A1
20070190747 Humpston et al. Aug 2007 A1
20070235850 Gerber et al. Oct 2007 A1
20070271781 Beaman et al. Nov 2007 A9
20070290325 Wu et al. Dec 2007 A1
20080006942 Park et al. Jan 2008 A1
20080017968 Choi et al. Jan 2008 A1
20080032519 Murata Feb 2008 A1
20080047741 Beaman et al. Feb 2008 A1
20080048309 Corisis et al. Feb 2008 A1
20080048690 Beaman et al. Feb 2008 A1
20080048691 Beaman et al. Feb 2008 A1
20080048697 Beaman et al. Feb 2008 A1
20080054434 Kim Mar 2008 A1
20080073769 Wu et al. Mar 2008 A1
20080073771 Seo et al. Mar 2008 A1
20080076208 Wu et al. Mar 2008 A1
20080099904 Chou et al. May 2008 A1
20080100316 Beaman et al. May 2008 A1
20080100317 Beaman et al. May 2008 A1
20080100318 Beaman et al. May 2008 A1
20080100324 Beaman et al. May 2008 A1
20080106281 Beaman et al. May 2008 A1
20080106282 Beaman et al. May 2008 A1
20080106283 Beaman et al. May 2008 A1
20080106284 Beaman et al. May 2008 A1
20080106285 Beaman et al. May 2008 A1
20080106291 Beaman et al. May 2008 A1
20080106872 Beaman et al. May 2008 A1
20080111568 Beaman et al. May 2008 A1
20080111569 Beaman et al. May 2008 A1
20080111570 Beaman et al. May 2008 A1
20080112144 Beaman et al. May 2008 A1
20080112145 Beaman et al. May 2008 A1
20080112146 Beaman et al. May 2008 A1
20080112147 Beaman et al. May 2008 A1
20080112148 Beaman et al. May 2008 A1
20080112149 Beaman et al. May 2008 A1
20080116912 Beaman et al. May 2008 A1
20080116913 Beaman et al. May 2008 A1
20080116914 Beaman et al. May 2008 A1
20080116915 Beaman et al. May 2008 A1
20080116916 Beaman et al. May 2008 A1
20080117611 Beaman et al. May 2008 A1
20080117612 Beaman et al. May 2008 A1
20080117613 Beaman et al. May 2008 A1
20080121879 Beaman et al. May 2008 A1
20080123310 Beaman et al. May 2008 A1
20080129319 Beaman et al. Jun 2008 A1
20080129320 Beaman et al. Jun 2008 A1
20080132094 Beaman et al. Jun 2008 A1
20080156518 Honer et al. Jul 2008 A1
20080157330 Kroehnert et al. Jul 2008 A1
20080164595 Wu et al. Jul 2008 A1
20080211084 Chow et al. Sep 2008 A1
20080264899 Hsu et al. Oct 2008 A1
20080284001 Mori et al. Nov 2008 A1
20080284045 Gerber et al. Nov 2008 A1
20080303153 Oi et al. Dec 2008 A1
20080315385 Gerber et al. Dec 2008 A1
20090014876 Youn et al. Jan 2009 A1
20090026609 Masuda Jan 2009 A1
20090045497 Kagaya et al. Feb 2009 A1
20090050994 Ishihara et al. Feb 2009 A1
20090075428 Tang et al. Mar 2009 A1
20090085185 Byun et al. Apr 2009 A1
20090085205 Sugizaki Apr 2009 A1
20090091009 Corisis et al. Apr 2009 A1
20090102063 Lee et al. Apr 2009 A1
20090104736 Haba et al. Apr 2009 A1
20090127686 Yang et al. May 2009 A1
20090128176 Beaman et al. May 2009 A1
20090152708 Lee et al. Jun 2009 A1
20090160065 Haba et al. Jun 2009 A1
20090189288 Beaman et al. Jul 2009 A1
20090206461 Yoon Aug 2009 A1
20090212442 Chow et al. Aug 2009 A1
20090236700 Moriya Sep 2009 A1
20090236753 Moon et al. Sep 2009 A1
20090261466 Pagaila et al. Oct 2009 A1
20090315579 Beaman et al. Dec 2009 A1
20100007009 Chang et al. Jan 2010 A1
20100025835 Oh et al. Feb 2010 A1
20100052135 Shim et al. Mar 2010 A1
20100072634 Ha et al. Mar 2010 A1
20100078789 Choi et al. Apr 2010 A1
20100078795 Dekker et al. Apr 2010 A1
20100087035 Yoo et al. Apr 2010 A1
20100090330 Nakazato Apr 2010 A1
20100109138 Cho May 2010 A1
20100117212 Corisis et al. May 2010 A1
20100133675 Yu et al. Jun 2010 A1
20100140771 Huang et al. Jun 2010 A1
20100224975 Shin et al. Sep 2010 A1
20100232129 Haba et al. Sep 2010 A1
20100237471 Pagaila et al. Sep 2010 A1
20100314748 Hsu et al. Dec 2010 A1
20100320622 Machida Dec 2010 A1
20100327419 Muthukumar et al. Dec 2010 A1
20110039370 Gomyo et al. Feb 2011 A1
20110068453 Cho et al. Mar 2011 A1
20110115081 Osumi May 2011 A1
20110117700 Weng et al. May 2011 A1
20110140259 Cho et al. Jun 2011 A1
20110147911 Kohl et al. Jun 2011 A1
20110241193 Ding et al. Oct 2011 A1
20110256662 Yamano et al. Oct 2011 A1
20110272449 Pirkle et al. Nov 2011 A1
20110316155 Ko et al. Dec 2011 A1
20120013001 Haba Jan 2012 A1
20120015481 Kim Jan 2012 A1
20120038040 Jang et al. Feb 2012 A1
20120043655 Khor et al. Feb 2012 A1
20120061814 Camacho et al. Mar 2012 A1
20120061855 Do et al. Mar 2012 A1
20120086130 Sasaki et al. Apr 2012 A1
20120119380 Haba May 2012 A1
20120168917 Yim et al. Jul 2012 A1
20120280386 Sato et al. Nov 2012 A1
20120282735 Ahn et al. Nov 2012 A1
20130015586 Crisp et al. Jan 2013 A1
20130043584 Kwon et al. Feb 2013 A1
20130082389 Crisp et al. Apr 2013 A1
20130341784 Lin et al. Dec 2013 A1
20140148007 Kim et al. May 2014 A1
20140217610 Jeng et al. Aug 2014 A1
Foreign Referenced Citations (54)
Number Date Country
102324418 Jan 2012 CN
102005051414 Apr 2007 DE
920058 Jun 1999 EP
2234158 Sep 2010 EP
61125062 Jun 1986 JP
62-226307 Oct 1987 JP
1012769 Jan 1989 JP
64-71162 Mar 1989 JP
06268015 Sep 1994 JP
07-122787 May 1995 JP
11-074295 Mar 1999 JP
11135663 May 1999 JP
11251350 Sep 1999 JP
2001196407 Jul 2001 JP
2002289769 Oct 2002 JP
2003122611 Apr 2003 JP
2003-174124 Jun 2003 JP
2003307897 Oct 2003 JP
2004281514 Oct 2004 JP
2008251794 Oct 2004 JP
2004327856 Nov 2004 JP
2004343030 Dec 2004 JP
2005011874 Jan 2005 JP
2003377641 Jun 2005 JP
2005142378 Jun 2005 JP
2003426392 Jul 2005 JP
2005183880 Jul 2005 JP
2005203497 Jul 2005 JP
2005302765 Oct 2005 JP
2007123595 May 2007 JP
2007287922 Nov 2007 JP
2009004650 Jan 2009 JP
2009260132 Nov 2009 JP
2010103129 May 2010 JP
2010206007 Sep 2010 JP
100265563 Sep 2000 KR
2001-0094894 Nov 2001 KR
10-0393102 Jul 2002 KR
20020058216 Jul 2002 KR
20060064291 Jun 2006 KR
20080020069 Mar 2008 KR
100865125 Oct 2008 KR
20080094251 Oct 2008 KR
100886100 Feb 2009 KR
20090033605 Apr 2009 KR
20090123680 Dec 2009 KR
20100033012 Mar 2010 KR
20100062315 Jun 2010 KR
101011863 Jan 2011 KR
200933760 Sep 2009 TW
201023277 Jun 2010 TW
0213256 Feb 2002 WO
2006050691 May 2006 WO
2008065896 Jun 2008 WO
Non-Patent Literature Citations (36)
Entry
U.S. Appl. No. 13/942,568, filed Jul. 15, 2013.
Neo-Manhattan Technology, A Novel HDI Manufacturing Process, “High-Density Interconnects for Advanced Flex Substrates & 3-D Package Stacking,”IPC Flex & Chips Symposium, Tempe, AZ, Feb. 11-12, 2003.
North Corporation, “Processed Intra-layer Interconnection Material for PWBs [Etched Copper Bump with Copper Foil],” NMBITM, Version 2001.6.
Kim et al., “Application of Through Mold Via (TMV) as PoP base package”, 6 pages (2008).
International Search Report, PCT/US2005/039716, dated Apr. 5, 2006.
International Search Report Application No. PCT/US2011/024143, dated Sep. 14, 2011.
Korean Search Report KR10-2011-0041843 dated Feb. 24, 2011.
International Search Report and Written Opinion PCT/US2011/044342 dated May 7, 2012.
U.S. Appl. No. 10/656,534, filed Sep. 5, 2003.
International Search Report and Written Opinion for Application No. PCT/US2011/044346 dated May 11, 2012.
Partial International Search Report from Invitation to Pay Additional Fees for Application No. PCT/US2012/028738 dated Jun. 6, 2012.
Korean Office Action for Application No. 10-2011-0041843 dated Jun. 20, 2011.
“EE Times Asia” [online]. [Retrieved Aug. 5, 2010]. Retrieved from internet. <http://www.eetasia.com/ART—8800428222—480300—nt—dec52276.HTM>, 4 pages.
Redistributed Chip Package (RCP) Technology, Freescale Semiconductor, 2005, 6 pages.
“Wafer Level Stack—WDoD”, [online]. [Retrieved Aug. 5, 2010]. Retrieved from the internet. <http://www.3d-plus.com/techno-wafer-level-stack-wdod.php>, 2 pages.
Jin, Yonggang et al., “STM 3D-IC Package and 3D eWLB Development,” STMicroelectronics Singapore/STMicroelectronics France May 21, 2010.
Yoon, PhD, Seung Wook, “Next Generation Wafer Level Packaging Solution for 3D integration,” May 2010, Stats ChipPAC LTD.
Search Report from Korean Patent Applicatin No. 10-2010-0113271 dated Jan. 12, 2011.
International Search Report and Written Opinion for PCT/US2011/060551 dated Apr. 18, 2012.
Meiser S, “Klein und Komplex”, Elektronik, IRL Press Limited, DE, vol. 41, No. 1, Jan. 7, 1992 (Jan. 7, 1992), pp. 72-77, XP000277326. (International Search Report for Application No. PCT/US2012/060402 dated Feb. 21, 2013 provides concise statement of relevance.).
Partial International Search Report for Application No. PCT/US2012/060402 dated Feb. 21, 2013.
International Search Report and Written Opinion for Application No. PCT/US2012/060402 dated Apr. 2, 2013.
Partial International Search Report for Application No. PCT/US2013/026126 dated Jun. 17, 2013.
International Search Report and Written Opinion for Application No. PCT/US2013/026126 dated Jul. 25, 2013.
Extended European Search Report for Application No. EP13162975 dated Sep. 5, 2013.
International Search Report and Written Opinion for Application No. PCT/US2013/052883 dated Oct. 21, 2013.
Japanese Office Action for Application No. 2013-509325 dated Oct. 18, 2013.
Office Action from U.S. Appl. No. 12/769,930 dated May 5, 2011.
International Search Report and Written Opinion for Application No. PCT/US2013/053437 dated Nov. 25, 2013.
International Search Report and Written Opinion for Application No. PCT/US2013/041981 dated Nov. 13, 2013.
Office Action for Taiwan Application No. 100125521 dated Dec. 20, 2013.
Office Action from Taiwan for Application No. 100125522 dated Jan. 27, 2014.
Partial International Search Report for Application No. PCT/US2013/075672 dated Mar. 12, 2014.
International Search Report and Written Opinion for Application No. PCT/US2014/046661 dated Jan. 7, 2015.
International Search Report and Written Opinion for Application No. PCT/US2015/022816 dated Jul. 7, 2015.
International Search Report Application No. PCT/US2015/022819 dated Jul. 7, 2015.
Related Publications (1)
Number Date Country
20160260696 A1 Sep 2016 US
Divisions (1)
Number Date Country
Parent 14230388 Mar 2014 US
Child 14953565 US
Continuations (1)
Number Date Country
Parent 14953565 Nov 2015 US
Child 15153188 US