Claims
- 1. In a high density interconnected system including at least one electronic chip having an upper surface defining a plane, a high density interconnect (HDI) structure including a first dielectric layer of dielectric material bonded to said chip and a first pattern of HDI conductors disposed on or in said dielectric material, the conductors of said HDI interconnect structure electrically connected to said electronic chip, the improvement comprising:
- said HDI structure including an overlying layer overlying said chip, said overlying layer spanning said chip and being spaced from said upper surface of said chip whereby a portion of said overlying layer comprises a ceiling of a chamber which is disposed between said chip and said overlying layer, said overlying layer defining a plane;
- said first dielectric layer of said HDI structure including a portion disposed at an angle to the plane of said overlying layer and extending from said overlying layer to said upper surface of said chip, said first dielectric layer of the HDI structure being bonded to both said overlying layer and to said upper surface of said chip;
- said first pattern of HDI conductors being disposed on said first dielectric layer of said HDI structure and including conductors which extend from an ohmic contact with a contact pad of said chip to said overlying layer;
- said overlying layer comprising (a) a second dielectric layer of said HDI structure; and (b) a second pattern of HDI conductors disposed on said second dielectric layer, at least some conductors of said second pattern of conductors being ohmically connected to conductors of said first pattern of conductors.
- 2. The improvement recited in claim 1 wherein:
- said at least some conductors of said second pattern of conductors are ohmically connected to said conductors of said first pattern of conductors where those conductors of said first pattern are spaced from the plane of the upper surface of said chip.
- 3. The improvement recited in claim 2 wherein said second pattern of conductors includes conductors which extend over a ceiling portion of a chamber which is disposed between said chip and said second dielectric layer.
- 4. The improvement recited in claim 1 wherein:
- said chip is an overlay-sensitive chip whose upper surface includes an overlay-sensitive portion.
- 5. The improvement recited in claim 4 wherein:
- said overlay-sensitive portion of said overlay-sensitive chip is free of high density interconnect dielectric material.
- 6. The improvement recited in claim 5 wherein:
- said overlay-sensitive portion of said overlay-sensitive chip is spaced at least 1 mil from any dielectric material of said high density interconnect structure which extends into alignment with said overlay-sensitive portion of said upper surface of said overlay-sensitive chip.
- 7. The improvement recited in claim 6 wherein:
- said overlay-sensitive portion of said overlay-sensitive chip is spaced between 1 and 12 mils from any dielectric material of said high density interconnect structure which extends into alignment with said overlay-sensitive portion of said upper surface of said overlay-sensitive chip.
- 8. The improvement recited in claim 6 wherein:
- said overlying layer comprises a second dielectric layer of said high density interconnect structure, said second dielectric layer being bonded to portions of said first dielectric layer, said second dielectric layer spanning said chip and being spaced from said upper surface thereof whereby a portion of said second dielectric layer comprises a ceiling of a chamber which is disposed between said chip and said second dielectric layer.
- 9. The improvement recited in claim 1 wherein:
- said at least some conductors of said second pattern of conductors are ohmically connected to said conductors of said first pattern of conductors where those conductors of said first pattern are spaced from the plane of the upper surface of said chip.
- 10. The improvement recited in claim 9 wherein said second pattern of conductors includes conductors which extend over a ceiling portion of a chamber which is disposed between said chip and said second dielectric layer.
- 11. The improvement recited in claim 1 wherein:
- said system includes a substrate having a cavity which is deeper than a thickness of said chip; and
- said chip is disposed in said cavity, whereby said upper surface of said chip is recessed relative to a plateau portion of the upper surface of said substrate.
- 12. The improvement recited in claim 11 wherein:
- a portion of said first dielectric layer of the high density interconnect structure is bonded to said plateau portion of said substrate upper surface.
- 13. The improvement recited in claim 11 wherein:
- said substrate includes a fluid conduit disposed in communication with said cavity.
- 14. The improvement recited in claim 13 wherein:
- conduit is configured to enable a fluid flow to be established through said chamber.
- 15. The improvement recited in claim 1 wherein:
- said system includes a substrate having a cavity which is deeper than a thickness of said chip; and
- said chip is disposed in said cavity, whereby said upper surface of said chip is recessed relative to a plateau portion of the upper surface of said substrate.
- 16. The improvement recited in claim 15 wherein:
- a portion of said first dielectric layer of the high density interconnect structure is bonded to said plateau portion of said substrate upper surface.
- 17. The improvement recited in claim 16 wherein:
- said at least some conductors of said second pattern of conductors are ohmically connected to said conductors of said first pattern of conductors over said plateau portion of said upper surface of said substrate.
- 18. The improvement recited in claim 16 wherein:
- some conductors of said second pattern of HDI conductors are disposed on or in said ceiling portion of said high density interconnect structure.
- 19. The improvement recited in claim 18 wherein some conductors of said second layer of high density interconnect conductors extend over said chip.
- 20. The improvement recited in claim 1 wherein:
- said chamber is vacant.
Parent Case Info
This application is a continuation of application Ser. No. 07/504,770, filed Apr. 5, 1990, now abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (7)
| Number |
Date |
Country |
| 0029858 |
Jun 1981 |
EPX |
| 0069985 |
Jan 1983 |
EPX |
| 0122687 |
Oct 1984 |
EPX |
| 0130571 |
Sep 1985 |
EPX |
| 0242295A |
Oct 1987 |
EPX |
| 2179790 |
Aug 1986 |
GBX |
| 2199182A |
Dec 1986 |
GBX |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
504770 |
Apr 1990 |
|