Claims
- 1. A method for fabricating a wafer, comprising:
(a) providing a substrate with a dielectric layer formed thereon; (b) forming at least one recess within the dielectric layer; (c) forming an electret material layer in at least one recess; (d) etching the electret material layer into a predetermined pattern; (e) polarizing the patterned electret material layer; (f) forming a plurality of heterostructures on an epitaxial wafer, each heterostructure having formed thereon a dielectric layer; (g) etching the plurality of heterostructures from the epitaxial wafer to form a plurality of heterostructure pills; (h) slurrying the plurality of heterostructure pills over the surface of the dielectric layer having at least one recess; and (i) removing any excess heterostructure pills not retained in a recess formed within the dielectric layer.
- 2. The method as claimed in claim 1, further comprising:
(j) forming a polymer over the dielectric layer, the recess, and the heterostructure pill within the recess.
- 3. The method as claimed in claim 1, wherein the electret material layer is patterned into a simple array of stripes.
- 4. The method as claimed in claim 1, wherein the electret material layer is patterned into a pattern of squares.
- 5. The method as claimed in claim 1, wherein the electret material layer is patterned into a pattern of rectangles.
- 6. The method as claimed in claim 1, wherein the polarized electret material layer produces an electric field that is at an oblique angle to the wafer surface.
- 7. The method as claimed in claim 1, wherein the polarized electret material layer produces an electric field that is substantially normal to the wafer surface.
- 8. The method as claimed in claim 1, wherein the polarized electret material layer produces an electric field that is substantially in plane to the wafer surface.
- 9. A method for forming a wafer, comprising:
(a) providing a substrate with a dielectric layer formed thereon; (b) forming at least one recess within the dielectric layer; (c) forming an electret material layer in at least one recess; (d) etching the electret material layer into a predetermined pattern; and (e) polarizing the patterned electret material layer.
- 10. The method as claimed in claim 9, wherein the electret material layer is patterned into a simple array of stripes.
- 11. The method as claimed in claim 9, wherein the electret material layer is patterned into a pattern of squares.
- 12. The method as claimed in claim 9, wherein the electret material layer is patterned into a pattern of rectangles.
- 13. The method as claimed in claim 9, wherein the polarized electret material layer produces an electric field that is at an oblique angle to the wafer surface.
- 14. The method as claimed in claim 9, wherein the polarized electret material layer produces an electric field that is substantially normal to the wafer surface.
- 15. The method as claimed in claim 9, wherein the polarized electret material layer produces an electric field that is substantially in plane to the wafer surface.
- 16. A method for fabricating a wafer, comprising:
(a) providing a substrate with a dielectric layer formed thereon; (b) forming at least one recess within the dielectric layer; (c) forming a polarizable electret material layer in at least one recess; (d) polarizing the polarizable electret material layer into a predetermined pattern; (e) forming a plurality of heterostructures on an epitaxial wafer, each heterostructure having formed thereon a dielectric layer; (f) etching the plurality of heterostructures from the epitaxial wafer to form a plurality of heterostructure pills; (g) slurrying the plurality of heterostructure pills over the surface of the dielectric layer having at least one recess; and (h) removing any excess heterostructure pills not retained in a recess formed within the dielectric layer.
- 17. The method as claimed in claim 16, further comprising:
(i) forming a polymer over the dielectric layer, the recess, and the heterostructure pill within the recess.
- 18. The method as claimed in claim 16, further comprising:
(j) photolithographically forming electrodes upon the polymer.
- 19. The method as claimed in claim 16, wherein the polarizable electret material layer produces an electric field that is at an oblique angle to the wafer surface.
- 20. The method as claimed in claim 16, wherein the polarizable electret material layer produces an electric field that is substantially normal to the wafer surface.
- 21. The method as claimed in claim 16, wherein the polarizable electret material layer produces an electric field that is substantially in plane to the wafer surface.
- 22. A method for forming a wafer, comprising:
(a) providing a substrate with a dielectric layer formed thereon; (b) forming at least one recess within the dielectric layer; (c) forming a polarizable electret material layer in at least one recess; and (d) polarizing the polarizable electret material layer into a predetermined pattern.
- 23. The method as claimed in claim 22, wherein the polarizable electret material layer is polarized into a pattern of squares.
- 24. The method as claimed in claim 22, wherein the polarizable electret material layer is polarized into a pattern of rectangles.
- 25. The method as claimed in claim 22, wherein the polarizable electret material layer is polarized into a pattern of a simple array of stripes.
- 26. The method as claimed in claim 22, wherein the polarizable electret material layer produces an electric field that is at an oblique angle to the wafer surface.
- 27. The method as claimed in claim 22, wherein the polarizable electret material layer produces an electric field that is substantially normal to the wafer surface.
- 28. The method as claimed in claim 22, wherein the polarizable electret material layer produces an electric field that is substantially in plane to the wafer surface.
PRIORITY INFORMATION
[0001] This application claims priority, under 35 U.S.C. § 119, from U.S. Provisional Patent Application Serial No. 60/351,726, filed on Jan. 24, 2002, and U.S. Provisional Patent Application Serial No. 60/362,817, filed on Mar. 7, 2002. The entire contents of U.S. Provisional Patent Applications Serial Nos. 60/351,726 and 60/362,817, are hereby incorporated by reference.
Provisional Applications (3)
|
Number |
Date |
Country |
|
60351726 |
Jan 2002 |
US |
|
60362817 |
Mar 2002 |
US |
|
60351726 |
Jan 2002 |
US |