Claims
- 1. A method for fabricating a microelectronic fabrication comprising:providing a substrate; forming over the substrate a patterned bond pad layer; forming over the substrate and in electrical communication with the patterned bond pad layer a first barrier layer; and forming over the first barrier layer on top of the patterned bond pad layer a patterned redistribution layer; forming over the patterned redistribution layer a second barrier layer; forming over the second barrier layer and in electrical communication with the patterned redistribution layer a patterned terminal electrode layer, wherein at least one of the first barrier layer and the second barrier layer is formed of tri-layer stack comprising: a first titanium-tungsten alloy layer; a titanium-tungsten alloy nitride layer formed upon the first titanium-tungsten alloy layer; and a second titanium-tungsten alloy layer formed upon the titanium-tungsten alloy nitride layer.
- 2. The method of claim 1 wherein the substrate is employed within a microelectronic fabrication selected from the group consisting of integrated circuit microelectronic fabrications, ceramic substrate microelectronic fabrications, solar cell optoelectronic microelectronic fabrications, sensor image array optoelectronic microelectronic fabrications and display image array optoelectronic microelectronic fabrications.
- 3. The method of claim 1 wherein the patterned bond pad layer is formed from a bond pad material selected from the group consisting of aluminum, aluminum alloys, copper and copper alloys.
- 4. The method of claim 1 wherein the patterned redistribution layer is formed from a conductor material selected from the group consisting of copper, copper alloy, nickel, nickel alloy, precious metal and precious metal alloy conductor materials.
- 5. The method of claim 1 further comprising forming in electrical communication with the patterned redistribution layer a patterned terminal electrode layer, wherein the patterned terminal electrode layer is also formed employing a plating method.
- 6. The method of claim 5 further comprising forming upon the patterned terminal electrode layer a patterned solder layer.
- 7. The method of claim 1 wherein the patterned terminal electrode layer is formed from at least one conductor material selected from the group consisting of copper, copper alloy, nickel, nickel alloy, precious metal and precious metal alloy conductor materials.
- 8. The method of claim 1 wherein both of the first barrier layer and the second barrier layer are formed of a tri-layer stack comprising:a first titanium-tungsten alloy layer; a titanium-tungsten alloy nitride layer formed upon the first titanium-tungsten alloy layer; and a second titanium-tungsten alloy layer formed upon the titanium-tungsten alloy nitride layer.
- 9. The method of claim 1 wherein:at least one of the first barrier layer and the second barrier layer is formed of a barrier material selected from the group consisting of titanium barrier materials and tungsten barrier materials; and the at least one of the first barrier layer and the second barrier layer has formed thereupon a copper seed layer.
- 10. A microelectronic fabrication comprising:a substrate; a patterned bond pad layer formed over the substrate; a patterned redistribution layer formed over the substrate and in electrical communication with the patterned bond pad layer; a patterned terminal electrode layer formed over the substrate and in electrical communication with the patterned redistribution layer; at least one of: a first barrier layer interposed between the patterned bond pad layer and the patterned redistribution layer; a second barrier layer interposed between the patterned terminal electrode layer and the patterned redistribution layer; wherein the at least one of the first barrier layer and the second barrier layer is formed of a tri-layer stack comprising: a first titanium-tungsten alloy layer; a titanium-tungsten alloy nitride layer formed upon the first titanium-tungsten alloy layer; and a second titanium-tungsten alloy layer formed upon the titanium-tungsten alloy nitride layer.
- 11. The microelectronic fabrication of claim 10 wherein the substrate is employed within a microelectronic fabrication selected from the group consisting of integrated circuit microelectronic fabrications, ceramic substrate microelectronic fabrications, solar cell optoelectronic microelectronic fabrications, sensor image array optoelectronic microelectronic fabrications and display image array optoelectronic microelectronic fabrications.
- 12. The microelectronic fabrication of claim 10 wherein the patterned bond pad layer is formed from a bond pad material selected from the group consisting of aluminum, aluminum alloys, copper and copper alloys.
- 13. The microelectronic fabrication of claim 10 wherein the patterned redistribution layer is formed from a conductor material selected from the group consisting of copper, copper alloy, nickel, nickel alloy, precious metal and precious metal alloy conductor materials.
- 14. The microelectronic fabrication of claim 10 wherein the patterned terminal electrode layer is formed from at least one conductor material selected from the group consisting of copper, copper alloy, nickel, nickel alloy, precious metal and precious metal alloy conductor materials.
- 15. The microelectronic fabrication of claim 10 further comprising a patterned solder layer formed upon the patterned terminal electrode layer.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is related to: (1) co-assigned application Ser. No. 09/564,589, titled “Microelectronic Fabrication Having Formed Therein Terminal Electrode Structure Providing Enhanced Barrier Properties”; and (2) co-assigned application Ser. No. 09/565,962, titled “Microelectronic Fabrication Having Formed Therein Terminal Electrode Structure Providing Enhanced Passivation and Enhanced Bondability,” each of which related co-assigned applications is filed on an even date herewith and the teachings of each of which related co-assigned applications is incorporated herein by reference.
US Referenced Citations (7)