Claims
- 1. A method for fabricating a stack of two dimensional circuit modules, the method comprising the steps of:
- providing a plurality of substrates having module interconnection layers, each of the substrates having a circuit chip with chip pads positioned therein and an electrically conductive feed-through line extending therethrough from a first surface of the substrate to a second surface of the substrate, the first surface being perpendicular to the second surface, each of the module interconnection layers being situated over a respective first surface of each of the substrates and comprising a module dielectric layer having module vias therein and a module pattern of electrical conductors extending through the module vias to couple the selected chip pads to the feed-through line;
- stacking the plurality of substrates; and
- applying a side interconnection layer over a side surface
- including the second surfaces of the substrates, the side interconnection layer comprising a side dielectric layer having side vias therein aligned with predetermined ones of the feed-through lines and a side pattern of electrical conductors extending through the side vias.
- 2. The method of claim 1, further including the step of, after stacking the plurality of substrates having module interconnect layers and prior to applying the side interconnection layer, planarizing the side surface.
- 3. The method of claim 2, wherein planarizing comprises grinding.
- 4. The method of claim 1, further including the step of, prior to stacking the plurality of substrates having module interconnect layers, cutting each of the plurality of substrates to expose a respective feed-through line and thereby form a respective second surface.
- 5. The method of claim 1, wherein the step of stacking the plurality of substrates having module interconnect layers includes applying adhesive between adjacent substrates having module interconnect layers.
- 6. The method of claim 1, further including, after stacking the plurality of substrates having module interconnect layers, inserting rods in the stack for holding the substrates in position.
Government Interests
The invention was made with Government support under contract number F29601-89-C-0014 awarded by the Air Force. The Government has certain rights in the invention.
US Referenced Citations (14)
Non-Patent Literature Citations (1)
| Entry |
| 3-D Stacking Using the GE High Density Multichip Module Technology by R. J. Saia et al in Proc. 3rd Int'l Conf on Multichip Modules (1994) Published by ISHM-Microelectron Soc, Resten, VA. |