It is related to a wiring substrate on which a semiconductor chip, or the like is mounted, and a method of manufacturing the same.
In the prior art, there is a method in which a wiring substrate is obtained by forming a multilayer wiring including connection pads on a supporting plate, and removing the supporting plate to expose the connection pads. Such wiring substrate is manufactured in many cases in a state that surfaces of the connection pads and a surface of an insulating layer constitute the same plane.
As a result, there is such a risk that, in the situation that a pitch of the connection pads of the wiring substrate is made narrower, when a semiconductor chip is flip-chip connected to the connection pads by the solder, the solder flows from the connection pad to the lateral direction to cause an electric short-circuit between the connection pads.
Also, the surface of the wiring substrate on the connection pad side is made flat. Therefore, the accuracy of image recognition of fiducial marks provided on the surface of the wiring substrate on the connection pad side is bad. As a result, it becomes difficult to align and mount the semiconductor chip, or the like with high precision.
A related art is disclosed in International Publication Pamphlet No. WO 2008-001915.
According to one aspect discussed herein, there is provided a wiring substrate, which includes an insulating layer, a connection pad buried in the insulating layer in a state that an upper surface of the connection pad is exposed from an upper surface of the insulating layer and a lower surface and at least a part of a side surface of the connection pad contact the insulating layer, and a concave level difference portion formed in the insulating layer around an outer periphery part of the connection pad.
Also, according to another aspect discussed herein, there is provided a method of manufacturing a wiring substrate, which includes forming a resist in which an opening portion is provided, on a supporting plate, forming a concave portion in the supporting plate through the opening portion of the resist, forming a metal layer for a connection pad in the concave portion of the supporting plate and the opening portion of the resist, by an electroplating utilizing the supporting plate as a plating power feeding path, removing the resist, forming a ring-like part of the supporting plate around an outer periphery part of the metal layer as a convex level difference portion whose height is higher than other etched surfaces, by etching the supporting plate, forming an insulating layer covering the metal layer, on the supporting plate, and exposing the metal layer by removing the supporting plate.
Also, according to still another aspect discussed herein, there is provided a method of manufacturing a wiring substrate, which includes forming a resist in which an opening portion is provided, on a supporting plate, forming a laminated metal layer by forming a sacrifice metal layer and a metal layer for a connection pad sequentially on the supporting plate in the opening portion of the resist, by an electroplating utilizing the supporting plate as a plating power feeding path, removing the resist, forming a ring-like part of the supporting plate around an outer periphery part of the laminated metal layer as a convex level difference portion whose height is higher than other etched surfaces, by etching the supporting plate, forming an insulating layer covering the laminated metal layer, on the supporting plate, and exposing the metal layer for the connection pad, by removing the supporting plate and the sacrifice metal layer.
The object and advantages of the invention will be realized and attained by means of the elements and combination particularly pointed out in the claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are not restrictive of the invention, as claimed.
Embodiments will be explained with reference to the accompanying drawings hereinafter.
In the method of manufacturing the wiring substrate according to the first embodiment, as depicted in
Then, as depicted in
At this time, the dry film resist 12 is formed on the roughened surface S of the supporting plate 10. Therefore, this dry film resist 12 can be formed with good adhesion to the supporting plate 10. Here, a liquid resist may be used instead of the dry film resist 12.
Then, as depicted in
Then, as depicted in
In the example in
In the step of forming the nickel layer 20a, the bottom surface of the concave portion 10a of the supporting plate 10 is formed as a smooth surface by the etching process. Therefore, even when the nickel layer 20a is formed with thin film, the nickel layer 20a can be formed to cover satisfactorily the bottom surface of the concave portion 10a.
Then, as depicted in
In this manner, metal layers for the connection pad are formed in the concave portion 10a of the supporting plate 10 and the opening portion 12a of the dry film resist 12.
Subsequently, as depicted in
Then, as depicted in
At this time, the surface of the supporting plate 10 (copper) is also etched, and the roughened surface S is still maintained. As the roughening process liquid, a liquid that the additive agent formed of a compound such as imidazole, triazole, amine, or the like, which forms a complex together with copper, is contained in a formic acid or an acetic acid, is used.
In the wet etching executed by using this roughening process liquid, there is such a tendency that the roughening process liquid is not sufficiently supplied to an outer periphery part A (foot part) of the convex connection pad P having the convex shape. Consequently, in the ring-like part of the supporting plate 10 (copper) as the outer periphery part A of the connection pad P, an amount of etching executed by the roughening process liquid is considerably smaller than other areas.
As a result, the ring-like part of the supporting plate 10 (copper) as the outer periphery part A of the connection pad P constitutes a convex level difference portion 10y whose height is higher than other etched surface 10x. A width W of the convex level difference portion 10y formed around the connection pad P is set in the range from 2 μm to 5 μm, for example. Also, an amount of etching (depth) d of the supporting plate 10 (copper) executed by the roughening process liquid is set in the range from 1 μm to 5 μm, for example.
In the first embodiment, the supporting plate 10 is etched such that the etched surface 10x of the supporting plate 10 is positioned at the same height as a lower surface of the nickel layer 20a.
Here, in addition to the method using the spray equipment, the similar etching results to the above can be obtained by the method in which a work is dipped in a treatment tab, and is wet-etched, or the like.
Then, as depicted in
Since the surfaces of the connection pad P and the supporting plate 10 are formed as the roughened surface S, the first interlayer insulating layer 30 is formed on them with good adhesion.
Otherwise, a photosensitive resin may be used as the first interlayer insulating layer 30, and then the first via hole VH1 may be formed by the photolithography. Also, in addition to the pasting of the resin sheet, a liquid resin may be coated.
Then, a second wiring layer 22 connected to the connection pad P via the first via hole VH1 (via conductor) is formed on the first interlayer insulating layer 30. The second wiring layer 22 is formed by the semi-additive process, for example.
To explain in detail, first, a seed layer (not shown) made of copper, or the like is formed on the first interlayer insulating layer 30 and an inner surface of the first via hole VH1 by the electroless plating or the sputter method. Then, a plating resist (not shown) in which an opening portion is provided on the part where the second wiring layer 22 is arranged, is formed on the seed layer.
Then, a metal plating layer made of copper, or the like is formed from an inner part of the first via hole VH1 to the opening portion of the plating resist by the electroplating utilizing the seed layer as a plating power feeding path. Then, the plating resist is removed, and then the seed layer is etched while using the metal plating layer as a mask. By this matter, the second wiring layer 22 is formed of the seed layer and the metal plating layer.
Then, by repeating the similar steps, a second interlayer insulating layer 32, in which a second via hole VH2 reaching the second wiring layer 22 is provided, is formed on the first interlayer insulating layer 30. Subsequently, by repeating the similar steps, a third wiring layer 24, which is connected to the second wiring layer 22 via the second via hole VH2 (via conductor), is formed on the second interlayer insulating layer 32.
Then, a protection insulating layer 34, in which an opening portion 34a is provided on the connection part of the third wiring layer 24, is formed. As the protection insulating layer 34, a solder resist, or the like is used. Then, as the need arises, a contact layer is formed on the connection part of the third wiring layer 24 by forming nickel/gold plating layers in sequence from the bottom, or the like.
Then, as depicted in
In the case that the copper is exposed from the surface of the third wiring layer 24, the supporting plate 10 (copper) is etched in a state that the third wiring layer 24 is protected with a protection sheet.
At this time, the convex level difference portion 10y of the supporting plate 10, which is obtained in the above step in
In this case, when the large-size supporting plate 10 available for the multi production is employed, a wiring member in
In the present embodiment, the supporting plate 10 is formed of copper, and also the nickel layer 20a is formed as the barrier metal layer in the undermost position of the connection pad P. Therefore, the supporting plate 10 (copper) can be removed selectively with respect to the connection pad P.
Except the combination of copper and nickel, the barrier metal layer of the connection pad P may be formed of various metals, which are different from the supporting plate 10, so as to have the resistance when the supporting plate 10 is wet-etched.
For example, in the case that the supporting plate 10 is formed of the copper, in addition to nickel (Ni) as the barrier metal layer of the connection pad P, gold (Au), palladium (Pd), silver (Ag), or the like can be used.
In
In the example of the first embodiment, the connection pad P is formed of the copper layer 20b and the nickel layer 20a (barrier metal layer) formed on the copper layer 20b. A diameter of the nickel layer 20a is set larger than a diameter of the copper layer 20b, and such a situation is obtained that the nickel layer 20a protrudes outward from the outer peripheral edge of the copper layer 20b.
In this manner, the connection pad P includes a lower layer part and an upper layer part whose diameter is larger than that of the lower layer part. An example of the lower layer part of the connection pad P corresponds to the copper layer 20b, and an example of the upper layer part corresponds to the nickel layer 20a. An outer peripheral edge of the lower layer part (copper layer 20b) of the connection pad P retrogresses toward a center of the connection pad P from an outer peripheral edge of the upper layer part (nickel layer 20a).
As an example of a planar shape of the connection pad P, the connection pad P is formed like a circular shape. In this case, a diameter of the connection pad P is set in the range from 20 μm to 150 μm. In this mode, a retrogressing width that the outer peripheral edge of the lower layer part (copper layer 20b) of the connection pad P retrogresses toward the center of the connection pad P from the outer peripheral edge of the upper layer part (nickel layer 20a), is about from 0.5 μm to 5 μm.
Here, as a planar shape of the connection pad P, any planar shape such as a rectangular shape, a polygonal shape, or the like other than the circular shape may be used.
As described above, in the present embodiment, the method in which the connection pad P is exposed by removing the supporting plate 10 after the multilayer wiring including the connection pads P is formed on the supporting plate 10, is employed. As a result, both the upper surface of the connection pad P and the upper surface of the first interlayer insulating layer 30 in the wiring substrate 1 are arranged at the same height.
The nickel layer 20a is illustrated as the barrier metal layer of the connection pad P. In this case, the barrier metal layer may be formed of either a single metal layer selected from a group consisting of gold (Au), palladium (Pd), nickel (Ni), copper (Cu), and silver (Ag) or a laminated metal film including two metals or more.
Preferably, a laminated film formed of gold layer/nickel layer from the top, a laminated film formed of gold layer/palladium layer/nickel layer from the top, a laminated film formed of gold layer/silver layer/palladium layer/nickel layer from the top, a single layer film formed of a silver layer, a laminated film formed of silver layer/nickel layer from the top, a laminated film formed of silver layer/palladium layer/nickel layer from the top, or the like can be used in the state in
In the above step in
In the example in
By reference to a fragmental plan view in
In this manner, in the wiring substrate 1 of the first embodiment, the lower surface and the side surface of the copper layer 20b of the connection pad P are buried in the first interlayer insulating layer 30, and the concave level difference portion C is formed in the first interlayer insulating layer 30 around the outer periphery part of the nickel layer 20a of the connection pad P. By this matter, the upper surface and the side surface of the nickel layer 20a of the connection pad P are exposed from the first interlayer insulating layer 30.
Further, in the first interlayer insulating layer 30, the first via hole VH1 reaching the connection pad P from its lower surface side is provided. Then, the second wiring layer 22 connected to the connection pad P via the first via hole VH1 (via conductor) is formed on the lower surface of the first interlayer insulating layer 30.
Similarly, the second interlayer insulating layer 32, in which the second via hole VH2 reaching the second wiring layer 22 is provided, is also formed on the lower surface of the first interlayer insulating layer 30. Similarly, the third wiring layer 24 connected to the second wiring layer 22 via the second via hole VH2 (via conductor) is also formed on the lower surface of the second interlayer insulating layer 32. Also, the protection insulating layer 34, in which the opening portion 34a is provided on the connection part of the third wiring layer 24, is formed on the lower surface of the second interlayer insulating layer 32.
In the example in
As depicted in
The wiring substrate 1 of the present embodiment can be manufactured as a coreless substrate which does not have a core substrate whose thickness is thick, and can also be used as the mounting substrate available for a high-performance semiconductor chip.
In
As depicted in
Then, as depicted in
Then, before or after the semiconductor chip is mounted, an external connection terminal 28 is provided by mounting a solder ball on the connection parts of the third wiring layers 24, or the like.
In the wiring substrate 1 of the first embodiment, the concave level difference portion C is formed in the first interlayer insulating layer 30 around the outer periphery part of connection pad P such that it surrounds the connection pad P. Therefore, when the semiconductor chip 40 is flip-chip connected, the solder is dammed up by the concave level difference portion C formed around the connection pad P, and it can be prevented that the extra solder flows to the adjacent connection pad P to cause an electric short-circuit.
Also, fiducial marks having a structure in which the concave level difference portion C is formed in the first interlayer insulating layer 30 around the connection pads P can be formed simultaneously. The fiducial marks are formed by the similar method to the connection pads P at the time of forming the connection pads P, and become the similar structure to the connection pads P.
At this time, unlike the present embodiment, in the case that the concave level difference portion C is not formed around the connection pad P, particularly when both surface roughness of the connection pads P and the first interlayer insulating layer 30 are equal each other, it is difficult to clearly recognize the images of the fiducial marks.
However, in the present embodiment, irrespective of the surface roughness of the connection pads P and the first interlayer insulating layer 30, the images of the fiducial marks can be clearly recognized by the concave level difference portions C provided around the connection pads P. By this matter, even though the semiconductor chip 40 which includes connection electrodes having a narrow pitch of 100 μm or less is used, such semiconductor chip can be aligned with the wiring substrate 1 with high precision and can be mounted thereon.
Otherwise, as depicted in
Also, a difference of diameter between the upper layer part and the lower layer part of the connection pad P becomes 1 to 10 μm.
In the above first embodiment, the connection pad P is formed of the copper layer 20b and the barrier metal layer (nickel layer 20a, or the like) formed thereon. In this second embodiment, the connection pad is formed of a single copper layer or the antioxidant (OSP) is formed on a surface of the copper layer.
In the method of manufacturing the wiring substrate according to the second embodiment, as depicted in
Then, as depicted in
Then, as depicted in
Then, as depicted in
In the second embodiment, the copper layer 20b functions as the connection pad P, and the nickel layer 20a (barrier metal layer) formed under the copper layer 20b functions as an etching stop layer when the supporting plate 10 is etched. Then, this nickel layer 20a is removed finally.
Subsequently, as depicted in
At this time, like the step in
In the second embodiment, the supporting plate 10 is etched such that the etched surface 10x of the supporting plate 10 is set to the same height as the lower surface of the copper layer 20b (connection pad P).
Then, as depicted in
Then, as depicted in
Like the first embodiment, except the combination of copper and nickel, the barrier metal layer of the connection pad P may be formed of various metals, which are different from the supporting plate 10, so as to have the resistance when the supporting plate 10 is wet-etched.
Then, as depicted in
With the above, a wiring substrate 2 according to the second embodiment is obtained. Here, in case the large-size supporting plate 10 available for the multi production is used, the wiring member in
In
Then, like the first embodiment, the concave level difference portion C is formed in the first interlayer insulating layer 30 around the outer periphery part of the upper layer part P2 of the connection pad P. The concave level difference portion C is formed from the upper surface of the first interlayer insulating layer 30 to the position corresponding to the lower surface of the upper layer part P2 of the connection pad P.
By this matter, an upper surface and a side surface of the upper layer part P2 of the connection pad P are exposed from the first interlayer insulating layer 30. The concave level difference portion C is provided to contact an outer peripheral edge of the upper layer part P2 of the connection pad P.
Then, like the first embodiment, the two-layer build-up wiring layer (the second and third wiring layers 22, 24, the first and second interlayer insulating layers 30, 32, and the protection insulating layer 34) connected to the connection pad P is formed to the lower surface side of the first interlayer insulating layer 30.
Then, like the wiring substrate 1 in
Like a wiring substrate 2a depicted in
The antioxidant is formed of an imidazole compound, or the like, and prevents the oxidation of the contact surface (copper) of the connection pad P. This antioxidant disappears when the solder bumps of the semiconductor chip are mounted onto the connection pads P by performing the reflow heating, or the like.
The wiring substrates 2, 2a of the second embodiment can achieve the similar advantages to those of the wiring substrate 1 of the first embodiment.
In the wiring substrate of the third embodiment, the connection pad is arranged to the bottom portion side of the concave portion on the first interlayer insulating layer, and then the concave level difference portion is provided in the first interlayer insulating layer around the upper outer periphery part of the concave portion.
In the method of manufacturing the wiring substrate according to the third embodiment, as depicted in
Then, as depicted in
In the third embodiment, the connection pad P is formed of the nickel layer 21b (barrier metal layer) and the second copper layer 21c. The first copper layer 21a which is the undermost layer is formed as the sacrifice metal layer for obtaining a concave portion, and is removed finally. In this manner, a laminated metal layer is obtained by forming sequentially the sacrifice metal layer and the metal layer for the connection pad on the supporting plate 10 in the opening portion 12a of the dry film resist 12.
Then, as depicted in
Then, as depicted in
At this time, the ring-like part of the supporting plate 10 around the outer periphery part A of the connection pad P is formed as the convex level difference portion 10y whose height is higher than the other etched surface 10x.
Subsequently, as depicted in
Then, as depicted in
In the third embodiment, the supporting plate 10 and the sacrifice metal layer (first copper layer 21a) are formed of copper, and the barrier metal layer (nickel layer 21b) is formed as the lowermost layer of the connection pad P. Therefore, the supporting plate 10 and the sacrifice metal layer (first copper layer 21a) are removed selectively with respect to the connection pad P.
Like the first embodiment, except the combination of the copper and the nickel, the barrier metal layer of the connection pad P may be formed of various metals, which are different from the supporting plate 10 and the sacrifice metal layer, so as to have the resistance when the supporting plate 10 and the sacrifice metal layer are wet-etched.
With the above, a wiring substrate 3 of the third embodiment is obtained. Here, in case the large-size supporting plate 10 available for the multi production is used, a wiring member in
In
Like the first embodiment, the nickel layer 21b is illustrated as the barrier metal layer of the connection pad P. However, the barrier metal layer may be formed of either a single metal layer selected from a group consisting of gold (Au), palladium (Pd), nickel (Ni), copper (Cu), and silver (Ag) or a laminated metal film including two metals or more.
Like the first embodiment, preferably a laminated film formed of gold layer/nickel layer from the top, a laminated film formed of gold layer/palladium layer/nickel layer from the top, a laminated film formed of gold layer/silver layer/palladium layer/nickel layer from the top, a single layer film formed of a silver layer, a laminated film formed of silver layer/nickel layer from the top, a laminated film formed of silver layer/palladium layer/nickel layer from the top, or the like can be used in the state in
In the above step in
The concave portion 30a that the upper surface side is opened is formed in the first interlayer insulating layer 30, and the connection pad P is buried in the bottom side of the concave portion 30a. By this matter, the connection pad P is exposed form the first interlayer insulating layer 30 in a state that the upper surface of the connection pad P is arranged under the upper surface of the first interlayer insulating layer 30.
The concave level difference portion C whose height is lower than other upper surfaces of the first interlayer insulating layer 30 is formed like a ring shape in the first interlayer insulating layer 30 around the upper outer periphery part of the concave portion 30a.
In this way, in the third embodiment as well, the concave level difference portion C is formed in the first interlayer insulating layer 30 around the outer periphery part of the connection pad P.
Further, like the first embodiment, the two-layer build-up wiring layer (the second and third wiring layers 22, 24, the first and second interlayer insulating layers 30, 32, and the protection insulating layer 34) connected to the connection pad P is formed to the lower surface side of the first interlayer insulating layer 30.
Like a wiring substrate 3a depicted in
The wiring substrates 3, 3a of the third embodiment are manufactured as the coreless substrate which does not have a core substrate whose thickness is thick, and these wiring substrates can also be used as a mounting substrate on which a high-performance semiconductor chip is mounted.
Then, as depicted in
Then, as depicted in
Then, before or after the semiconductor chip 40 is mounted, the external connection terminal 28 is provided by mounting the solder ball on the connection parts of the third wiring layers 24, or the like.
In the wiring substrate 3 of the third embodiment, the connection pad P is arranged to the bottom side of the concave portion 30a of the first interlayer insulating layer 30, and also the concave level difference portion C is formed in the first interlayer insulating layer 30 around the outer periphery part of the concave portion 30a.
As a result, when the semiconductor chip 40 is flip-chip connected, the solder is dammed up with the concave portion 30a of the first interlayer insulating layer 30 and the concave level difference portion C. Therefore, it can be prevented that the extra solder flows to the adjacent connection pad P to cause an electric short-circuit.
Also, the concave portion 30a and the concave level difference portion C are formed in the first interlayer insulating layer 30 over and around the connection pads P. Therefore, the images of the fiducial marks can be clearly recognized. By this matter, the semiconductor chip can be aligned with the wiring substrate and be mounted with high precision.
Otherwise, like
All examples and conditional language recited herein are intended for pedagogical purpose to aid the reader in understanding the invention and the concepts contributed by the inventor to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions, nor does the organization of such examples in the specification relates to a showing of the superiority and inferiority of the invention. Although the embodiments of the present invention have been described in detail, it should be understood that the various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2011-210212 | Sep 2011 | JP | national |
This application is a Divisional of U.S. application Ser. No. 13/616,348, filed Sep. 14, 2012, which is based upon and claims the benefit of priority of the prior Japanese Patent Application No. 2011-210212, filed on Sep. 27, 2011, the entire contents of both of which are incorporated herein by reference in their entireties.
Number | Name | Date | Kind |
---|---|---|---|
4125441 | Dugan | Nov 1978 | A |
5136456 | Yeh | Aug 1992 | A |
5329695 | Traskos et al. | Jul 1994 | A |
6228466 | Tsukada et al. | May 2001 | B1 |
6306751 | Patel et al. | Oct 2001 | B1 |
6723927 | Fan et al. | Apr 2004 | B1 |
7303978 | Ito | Dec 2007 | B2 |
7365414 | Koning et al. | Apr 2008 | B2 |
8015700 | Nakamura | Sep 2011 | B2 |
8127979 | Wu et al. | Mar 2012 | B1 |
20030155638 | Ito | Aug 2003 | A1 |
20050156326 | Ito | Jul 2005 | A1 |
20070080439 | Kikuchi et al. | Apr 2007 | A1 |
20080298038 | Kaneko | Dec 2008 | A1 |
20090315190 | Kikuchi et al. | Dec 2009 | A1 |
20100127405 | Kikuchi et al. | May 2010 | A1 |
20100323474 | Miyazaki | Dec 2010 | A1 |
20110136298 | Kikuchi et al. | Jun 2011 | A1 |
20130097856 | Kaneko | Apr 2013 | A1 |
Number | Date | Country |
---|---|---|
11-054896 | Feb 1999 | JP |
2003229512 | Aug 2003 | JP |
2007-109802 | Apr 2007 | JP |
2008-300507 | Dec 2008 | JP |
2011-003705 | Jan 2011 | JP |
200847348 | Dec 2008 | TW |
2008001915 | Jan 2008 | WO |
Entry |
---|
Japan Office Action dated Apr. 14, 2015, with English translation. |
Notification information provided by “presentation of publications and the like” dated Sep. 16, 2014, in the corresponding Japanese patent application No. 2011-210212. |
Office Action for corresponding Taiwanese patent application No. 101134128 dated Jul. 29, 2016; English translation. |
Korean Office Action for corresponding Korean patent application No. 10-2012-0101929 dated Jan. 29, 2018 (11 Sheets). |
Number | Date | Country | |
---|---|---|---|
20160044792 A1 | Feb 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13616348 | Sep 2012 | US |
Child | 14922972 | US |