Claims
- 1. A method of manufacturing a substrate for the removable reception of an integrated circuit (I/C) chip thereon, comprising the steps of:
- providing a dielectric substrate having a top surface with a plurality of top surface metallurgy (TSM) pads therein, and wherein said top surface has a curvilinear configuration over at least the portion thereof where the TSM pads are located,
- applying to the top surface of said substrate over said TSM pads a compliant photoimagable material having an exposed surface thereon,
- photoimaging and developing said photoimagable material to provide a plurality of vias corresponding to the TSM pads and extending from the exposed surface to said underlying TSM pads,
- depositing electrically conducting material in said vias in contact with said TSM pads, and extending at least to the exposed surface of said photoimagable material,
- planarizing said exposed surface and said conducting material in said vias to an essentially flat planar configuration of the exposed surface and the top surface of said conducting material in the region of said vias, and
- providing releasable electrical connections on said conducting material in said vias projecting from said planarized exposed surface of said photoimagable material.
- 2. The method as defined in claim 1 wherein said compliant photoimagable material is a solid sheet of material.
- 3. The method as defined in claim 1 wherein said planarization is performed by mechanical polishing.
- 4. The method as defined in claim 1 wherein each of said vias has a circumferential area less than the area of each of said TSM pads.
- 5. The method as defined in claim 1 wherein the conducting material deposited in said vias is copper.
- 6. The method as defined in claim 1 wherein said releasable electrical contacts are grown dendritic connection.
- 7. The method as defined in claim 6 wherein said dendritic connectors are palladium dendrites.
- 8. The method as defined in claim 1 wherein said photoimagable material is a sheet of material.
- 9. The method as defined in claim 8 wherein said photoimagable material is a polyimide.
- 10. The method as defined in claim 8 wherein said photoimagable material is an epoxy.
- 11. The method as defined in claim 1 wherein said top surface curved structure is generally convex.
- 12. The method as defined in claim 1 wherein said substrate is a multi-layer ceramic chip carrier.
- 13. The method as defined in claim 1 further characterized by securing an I/C chip to said releasable electrical connections by means of solder ball connections.
CROSS REFERENCE TO RELATED APPLICATION
This application is a divisional of application Ser. No. 08/633,984, filed Apr. 17, 1996, now U.S. Pat. No. 5,940,729.
US Referenced Citations (20)
Non-Patent Literature Citations (2)
Entry |
"Postage Stamp Lamination of Reworkable Interposers for Direct Chip Attach," R.A. Foster, et al.; IBM Technical Disclosure Bulletin, vol. 36, No. 12; Dec. 1993. |
"Gapless Planarized Structures for Integrated Electronic Packaging," Brady, et al.; IBM Technical Disclosure Bulletin, vol. 30, No. 8; Jan., 1988. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
633984 |
Apr 1996 |
|