(1) Field of the Invention
This invention relates to packages for encapsulating one or more semiconductor devices, and more particularly to a method for the assembly on a no-lead package having exceptional thermal performance.
(2) Description of the Related Art
In lead frame based semiconductor packages, electrical signals are transmitted between at least one semiconductor device (die) and external circuitry, such as a printed circuit board, by an electrically conductive lead frame. The lead frame includes a number of leads, each having an inner lead end and an opposing outer lead end. Inner lead ends are electrically interconnected to input/output (I/O) pads on the die and outer lead ends provide terminals outside the package body for interconnection to external circuitry. When the outer lead end terminates at the face of the package body, the package is known as a “no lead” package. If the outer leads extend beyond the package body perimeter, the package is referred to as “leaded.” Examples of well known no-lead packages include quad flat no lead (QFN) packages which have four sets of leads disposed around the perimeter of the bottom of a square package body and dual flat no lead (DFN) packages which have two sets of lead disposed along opposite sides of the bottom of a package body. Interconnection of the die to the inner lead ends is typically performed using wire bonding, tape automated bonding (TAB) or flip chip bonding. In wire bonding or TAB bonding, the inner lead ends terminate a distance from the die and are electrically interconnected to I/O pads on an electrically active face of the die by small diameter wires or conductive tape. The die may be supported by a die pad which is surrounded by the leads. In flip chip bonding, the inner lead ends of the lead frame extend beneath the die and the die is flipped so that the I/O pads on the electrically active face of the die contact the inner lead ends by a direct electrical contact, such as a solder joint.
A representative QFN package and its method of manufacture is more fully disclosed in commonly owned U.S. patent application Ser. No. 10/563,712 published as PCT International Application No. WO2005/017968 A2 on Feb. 24, 2005. The disclosure of U.S. patent application Ser. No. 10/563,712 is incorporated by reference in its entirety herein.
An ongoing objective for the designers of no lead semiconductor packages is better thermal management. That is, the ability to remove heat from the electrically active semiconductor die. The QFN is one of the best lead frame based packages in terms of thermal management and cost, but as integrated circuit devices become more complex, there is a need for improved thermal and electrical performance. Among the options available in the market are the use of heavy wires and metal ribbons to conduct heat away from the integrated circuit die.
The use of a heat spreader in a leaded package is disclosed in U.S. Pat. No. 5,608,267 to Mahulikar et al. The use of the heat spreader with a substrate based package is disclosed in U.S. Pat. No. 5,977,626 to Wang et al. and U.S. Pat. No. 6,432,749 to Libres. The disclosures of U.S. Pat. Nos. 5,608,267; 5,977,626 and 6,432,749 are all incorporated by reference in their entireties herein.
None of the prior art designs include a no-external lead, lead frame based package having a heat spreader. Such a package would have enhanced thermal performance as compared to the QFN and other no-lead type packages presently known.
One aspect of the invention is a method for the manufacture of a no-lead electronic package. The method includes the following: providing a lead frame having desired features including a plurality of leads terminating about a central aperture; positioning an integrated circuit device within the central aperture and electrically interconnecting the integrated circuit device to the leads; positioning a heat spreader in non-contact proximity to the integrated circuit device such that the integrated circuit device is disposed between the leads and the heat spreader; and encapsulating the semiconductor device and at least a portion of the heat spreader and leads in a molding resin.
Another aspect of the invention is a semiconductor package, which includes the following: a plurality of leads having inner ends and outer ends disposed about a centrally disposed die pad with a plurality of die pad tie bars extending outward therefrom; an integrated circuit device having an electrically inactive face bonded to the die pad and electrically active face electrically interconnected to the inner leads by wires or TAB bonds; a heat spreader in non-contact proximity to the electrically active face whereby the integrated circuit device is disposed between the die pad and the heat spreader; and a molding resin encapsulating the integrated circuit device, at least a portion of the heat spreader and all but a planar surface of the die pad and the outer ends.
Yet another aspect of the invention is a semiconductor package, which includes the following: a plurality of leads having inner ends and outer ends disposed about a centrally disposed aperture; an integrated circuit device spanning the aperture and having an electrically active face directly bonded to the inner ends of the plurality of leads by a solder; a heat spreader in non-contact proximity to an electrically inactive face of aid integrated circuit device whereby the integrated circuit device is disposed between the plurality of leads and the heat spreader; and a molding resin encapsulating the integrated circuit device, at least a portion of the heat spreader, and all but a planar surface of the die pad and the outer ends.
For the purpose of illustrating the invention, the drawings show a form of the invention that is presently preferred. However, it should be understood that the present invention is not limited to the precise arrangements and instrumentalities shown in the drawings, wherein:
A heat spreader that improves the thermal capability of the QFN package is illustrated in top planer view in
With reference to the insert expanding a portion of
With reference to
The die 28 is disposed between two metallic plates, the die pad 14 and heat spreader 34. This provides shielding from both electric and magnetic fields for electrically sensitive devices.
An integrated circuit device 80 is bonded to an interior surface 82 of die pad 76 by a die attach 84. Typical die attach material include gold/tin alloy eutectics, gold/silver alloy eutectics, various silver-base alloys and metal filled polymers. Wire bonds 86 or TAB tape then electrically interconnect leads 74 to I/O pads on an electrically active face of the integrated circuit device 80. The electrically active face of the integrated circuit device 80 includes circuitry and I/O pads while the opposing electrically inactive face is devoid of these features.
Heat spreader 88 is next positioned on the leads 74. Optionally, the heat spreader 88 is affixed to the leads 74 or lead frame tie bars by an adhesive 90 such as an epoxy or conductive tape. Such as an epoxy or conductive tape. A molding resin 91 then encapsulates the integrated circuit device 80, at least a portion of the heat spreader 88 and a portion of the leads 74. At least one outer lead surface 92, 92′ is exposed and forms a planar surface with the sidewalls 94, 94′ of the molding resin. An outermost surface 96 of the heat spreader 88 may also be exposed and forms a planar surface with sidewall 94″ of the molding resin.
If the lead frame and heat spreader were provided as members of a matrix, the final step is singulation. If single unit lead frame and heat spreader were used, then singulation is not required.
An enlarged view of the package 70 is illustrated in cross-sectional representation in
A first alternative package 100 is illustrated in
A second alternative package 110 is illustrated in
A third alternative package 120 illustrated in
A fourth alternative package 130 is illustrated in
Alternative flip chip packages, 150, 160, 170, 180 embodiments of the packages of the invention are shown in
In both the flip chip version and the wire bonded/TAB bonded version, a surface 158 of the heat spreader of any of the heat spreaders 88 may be exposed to the environment forming a planar surface with a sidewall 94″ surface of the molding resin 91. In addition to providing a marking surface, the surface 158 may be exposed to forced air, a thermally conductive fluid or a heat sink to improve thermal management. The shape of the exposed surface may be square, rectangular, circular or any other shape.
Referring now to
Alternatively, as shown in
Referring now to
While the assembly process describes the array of leads and array of heat spreaders being molded together and subsequently singulated, it is within the scope of the invention for the heat spreaders and leads to be singulated prior to encapsulation with the molding resin and a pick and place process used to place individual lead frame assemblies and individual heat spreaders in individual mold cavities for encapsulation.
One or more embodiments of the present invention have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the invention. For example, the process may be used for the manufacture of a DFN package or to encapsulate one or more semiconductor devices and passive electrical devices such as in a hybrid package. Accordingly, other embodiments are within the scope of the following claims.
This is a divisional application of U.S. application Ser. No. 11/670,650, filed Feb. 2, 2007, which claims the benefit of U.S. Provisional Application No. 60/777,316, filed Feb. 28, 2006, the disclosures of which are incorporated herein by reference in their entirety.
Number | Date | Country | |
---|---|---|---|
60777316 | Feb 2006 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11670650 | Feb 2007 | US |
Child | 13213527 | US |