Package in package semiconductor device with film over wire

Information

  • Patent Grant
  • 8487420
  • Patent Number
    8,487,420
  • Date Filed
    Monday, December 8, 2008
    16 years ago
  • Date Issued
    Tuesday, July 16, 2013
    11 years ago
Abstract
In accordance with the present invention, there is provided multiple embodiments of a package-in-package semiconductor device including shortened electrical signal paths to optimize electrical performance. The semiconductor device comprises a substrate having a conductive pattern formed thereon. In each embodiment of the semiconductor device, a semiconductor package and one or more semiconductor dies are vertically stacked upon the substrate, and placed into electrical communication with the conductive pattern thereof. In certain embodiments, a semiconductor die which is electrically connected to the conductive pattern of the substrate may be fully or partially covered with a film-over-wire. Additionally, in each embodiment of the semiconductor device, the vertically stacked electronic components thereof may be covered with a package body which also partially covers the substrate.
Description
CROSS-REFERENCE TO RELATED APPLICATIONS

Not Applicable


STATEMENT RE: FEDERALLY SPONSORED RESEARCH/DEVELOPMENT

Not Applicable


BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates generally to semiconductor devices, and more particularly to a package-in-package (PIP) semiconductor device having optimized electrical signal paths to provide enhanced electrical performance.


2. Description of the Related Art


Package-in-package (PIP) semiconductor devices are currently known and used in the electrical arts. A typical PIP semiconductor device comprises various combinations of electronic components including passive devices, semiconductor dies, semiconductor packages, and/or other elements which are arranged in a horizontal direction, or stacked in a vertical direction on an underlying substrate. In many PIP devices, the substrate and the electronic components are interconnected to one another through the use of conductive wires alone or in combination with conductive bumps, with such electronic components thereafter being encapsulated by a suitable encapsulant material which hardens into a package body of the PIP device.


In typical PIP devices, a large number of conductive wires are needed to facilitate the electrical connection of the electronic components to each other and to the substrate in a prescribed pattern or arrangement. In the currently known PIP device configurations, and particularly those in which the electronic components are vertically stacked (i.e., extend perpendicularly relative to the substrate), the electrical signal paths in the PIP device are inevitably lengthened, thus resulting in a deterioration in the electrical performance of the PIP device. Further, the use of a large number of conductive wires leads to a high probability of shorting between the conductive wires in the encapsulation step described above as used to form the package body of the PIP device. Still further, in the event an increased number of electronic components are included in the PIP device, the design of the electrically conductive patterns on the substrate as needed to accommodate the conductive wires can be highly complex, thus adding to the difficulty in the fabrication of the PIP device and increasing the cost thereof. The present invention addresses these and other shortcomings of prior art PIP devices, as will be described in more detail below.


BRIEF SUMMARY OF THE INVENTION

In accordance with the present invention, there is provided multiple embodiments of a package-in-package semiconductor device including shortened electrical signal paths to optimize electrical performance. The semiconductor device comprises a substrate having a conductive pattern formed thereon. In each embodiment of the semiconductor device, a semiconductor package and one or more semiconductor dies are vertically stacked upon the substrate, and placed into electrical communication with the conductive pattern thereof. In certain embodiments, a semiconductor die which is electrically connected to the conductive pattern of the substrate may be fully or partially covered with a film-over-wire. Additionally, in each embodiment of the semiconductor device, the vertically stacked electronic components thereof may be covered with a package body which also partially covers the substrate.


The present invention is best understood by reference to the following detailed description when read in conjunction with the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWINGS

These, as well as other features of the present invention, will become more apparent upon reference to the drawings wherein:



FIG. 1A is a cross-sectional view of a package-in-package semiconductor device constructed in accordance with a first embodiment of the present invention;



FIG. 1B is a top plan view of a stacked pair of semiconductor dies which are integrated into the package-in-package semiconductor device shown in FIG. 1A;



FIG. 2 is a cross-sectional view of a package-in-package semiconductor device constructed in accordance with a second embodiment of the present invention;



FIG. 3 is a cross-sectional view of a package-in-package semiconductor device constructed in accordance with a third embodiment of the present invention;



FIG. 4 is a cross-sectional view of a package-in-package semiconductor device constructed in accordance with a fourth embodiment of the present invention;



FIG. 5 is a cross-sectional view of a package-in-package semiconductor device constructed in accordance with a fifth embodiment of the present invention;



FIG. 6 is a cross-sectional view of a package-in-package semiconductor device constructed in accordance with a sixth embodiment of the present invention;



FIG. 7 is a cross-sectional view of a package-in-package semiconductor device constructed in accordance with a seventh embodiment of the present invention;



FIG. 8 is a cross-sectional view of a package-in-package semiconductor device constructed in accordance with an eighth embodiment of the present invention;



FIG. 9 is a flow chart illustrating an exemplary fabrication method for the package-in-package semiconductor device shown in FIG. 1; and



FIGS. 10A-10G are views illustrating an exemplary fabrication method for the package-in-package semiconductor devive shown in FIG. 1.





Common reference numerals are used throughout the drawings and detailed description to indicate like elements.


DETAILED DESCRIPTION OF THE INVENTION

Referring now to the drawings wherein the showings are for purposes of illustrating various embodiments of the present invention and not for purposes of limiting the same, FIG. 1A depicts in cross-section a package-in-package semiconductor device 100 constructed in accordance with a first embodiment of the present invention. The semiconductor device 100 comprises a substrate 110 which preferably has a generally quadrangular configuration. The substrate 110 can be selected from common circuit boards (e.g., rigid circuit boards and flexible circuit boards) and equivalents thereof. In this regard, the present invention is not intended to be limited to any particular type of substrate 110. By way of example and not by way of limitation, the substrate 110 may include an insulating layer 111 having opposed, generally planar top and bottom surfaces. Disposed on the top surface is an electrically conductive pattern 112a, while disposed on the bottom surface is an electrically conductive pattern 112b. The conductive patterns 112a, 112b are electrically interconnected to each other in a prescribed pattern or arrangement through the use of conductive vias 113 which extend through the insulating layer 111 in a direction generally perpendicularly between the top and bottom surfaces thereof. A solder mask 114a is preferably coated on at least portions of the conductive pattern 112a and the top surface of the insulating layer 111. Similarly, a solder mask 114b is preferably coated on at least portions of the conductive pattern 112b and the bottom surface of the insulating layer 111. The solder masks 114a, 114b are used to protect portions of the conductive patterns 112a, 112b which would otherwise be exposed to the ambient environment. Those of ordinary skill in the art will recognize that the substrate 110 may alternatively comprise a multi-layer circuit board wherein the conductive patterns 112, 112b are formed inside the insulating layer 111.


The semiconductor device 100 further comprises a first (bottom) semiconductor die 120 which is electrically connected to the substrate 110, and in particular to the conductive pattern 112a thereof. The first semiconductor die 120 defines opposed, generally planar top and bottom surfaces, with the bottom surface be secured to a portion of the solder mask 114a (and hence the substrate 110) through the use of an adhesive layer 121. The first semiconductor die 120 includes a plurality of conductive contacts or terminals disposed on the top surface thereof. As seen in FIG. 1A, each of the terminals is electrically connected to the conductive pattern 112a of the substrate 110 through the use of respective ones of a plurality of conductive wires 122.


The semiconductor device 100 further comprises a second (middle) semiconductor die 130 which is attached to the first semiconductor die 120 and is electrically connected to the substrate 110. More particularly, as seen in FIGS. 1A and 1B, the second semiconductor die 130 defines opposed, generally planar top and bottom surfaces, with the bottom surface being secured to a portion of the top surface of the first semiconductor die 120 through the use of an adhesive layer 131. The second semiconductor die 130 includes a plurality of contacts or terminals exposed on the top surface thereof, such terminals being electrically connected to the conductive pattern 112a of the substrate 110 through the use of respective ones of a plurality of conductive wires 132. Although a single second semiconductor die 130 is shown in FIGS. 1A and 1B, those of ordinary skill in the art will recognize that the semiconductor device 100 may include two or more second semiconductor dies 130 (each of which is electrically connected to the substrate 110) without departing from the spirit and scope of the present invention. That is, no limitation is imposed on the number of second semiconductor dies 130 included in the semiconductor device 100. Further, though the second semiconductor die 130 is shown as being disposed in one of the corner regions defined by the top surface of the first semiconductor die 120, those of ordinary skill in the art will recognize that alternative locations for the second semiconductor die 130 relative to the first semiconductor 120 are also contemplated to be within the spirit and scope of the present invention.


The semiconductor device 100 further comprises a film-over-wire (FOW) 140 which is disposed on the top surface of the first semiconductor die 120 and completely covers the second semiconductor die 130 disposed thereon. In addition, the FOW 140 covers portions of the conductive wires 122, 132. Though not shown in FIG. 1A, it is contemplated that the peripheral side surfaces of the first semiconductor die 120 may also be covered by the FOW 140. The FOW 140 is preferably a die attach material which remains in semi-cured state (B-stage) before curing. Accordingly, when the FOW 140 is applied to the first semiconductor die 120 and second semiconductor die 130, the conductive wires 122, 132 are naturally situated within the FOW 140.


The semiconductor device 100 further comprises a semiconductor package 150 which is disposed on the FOW 140 and electrically connected to the substrate 110. The semiconductor package 150 comprises an inner substrate 151 which includes an insulating layer defining opposed top and bottom surfaces and electrically conductive patterns formed on respective ones of the opposed top and bottom surfaces of the insulating layer. In the inner substrate 151, the conductive patterns disposed on respective ones of the opposed top and bottom surfaces of the insulating layer are electrically connected to each other in a prescribed pattern or arrangement through the use of vias which extend through the insulating layer. The inner substrate 151 of the semiconductor package 150 can itself be selected from rigid circuit boards, flexible circuit boards and equivalents thereto, with the structure of the inner substrate 151 preferably being the same as that of the substrate 110 described above. Attached to the insulating layer of the inner substrate 151 is an inner semiconductor die 152. In the semiconductor package 150, the inner semiconductor die 152 is electrically connected to the conductive patterns of the inner substrate 151 through the use of inner conductive wires 153. The inner semiconductor die 152, the inner conductive wires 153, and a portion of the inner substrate 151 are covered by an inner package body 154, the side surfaces of which extend in generally flush relation to the side surfaces of the inner substrate 151. As shown in FIG. 1A, that surface of the inner substrate 151 opposite that partially covered by the inner package body 154 may itself be partially covered with a solder mask which is applied thereto.


In fabricating the semiconductor device 100, the inner package body 154 of the semiconductor package 150 is initially positioned upon the top surface of the FOW 140. Heat curing is then conducted to strongly adhere the FOW 140 to the semiconductor package 150 while hardening the FOW 140. Thus, the FOW 140 serves to adhere the first semiconductor die 120 and the semiconductor package 150 to each other. Though the inner package body 154 of the semiconductor package 150 is adhered to the FOW 140, such inner package body 154 is not in contact with the second semiconductor die 130 or those conductive wires 122, 132 positioned within the FOW 140. In the semiconductor device 100, the semiconductor package 150 is electrically connected to the substrate 110 through the use of at least one conductive wire 155. As seen in FIG. 1A, one end of the conductive wire 155 is electrically connected to an exposed portion of one of the conductive patterns of the inner substrate 151 of the semiconductor package 150, with the remaining end of the same conductive wire 155 being electrically connected to the conductive pattern 112a of the substrate 110.


In the semiconductor device 100, at least portions of the first semiconductor die 120, the FOW 140, the semiconductor package 150, and the conductive wires 122, 132, 155 are each encapsulated or covered by an encapsulant material which ultimately hardens into a package body 160 of the semiconductor device 100. The present invention is not intended to be limited to any specific material which could be used to facilitate the fabrication of the package body 160. For example, and not by way of limitation, the package body 160 can be formed from epoxy molding compounds or equivalents thereto. The fully formed package body 160 preferably includes side surfaces which extend in generally flush or co-planar relation to respective side surfaces of the insulating layer 111 of the substrate 110.


The semiconductor device 100 further comprises a plurality of solder balls 170 which are electrically connected to the conductive pattern 112b of the substrate 110 in a prescribed pattern or arrangement. As seen in FIG. 1A, the solder mask 114b extends into contact with the solder balls 170. Examples of suitable materials for the solder balls 150 include, but are not limited to, eutectic solders (e.g., Sn37Pb), high-lead solders (e.g., Sn95Pb) having a high melting point, lead-free solders (e.g., SnAg, SnCu, SnZn, SnZnBi, SnAgCu and SnAgBi), or equivalents thereto.


In the semiconductor device 100, the FOW 140 is disposed between the first and second semiconductor dies 120, 130 as indicated above. This particular configuration avoids the use of a silicon dummy spacer, an epoxy, etc. in the semiconductor device 100, and further eliminates the need for the back grinding of a silicon dummy spacer, sawing, attachment, etc, thus reducing material costs and simplifying the fabrication process for the semiconductor device 100.


Referring now to FIG. 2, there is shown a semiconductor device 200 constructed in accordance with a second embodiment of the present invention. The semiconductor device 200 is substantially similar to the above-described semiconductor device 100, with only the differences between the semiconductor devices 200, 100 being described below.


The primary distinction between the semiconductor devices 200, 100 lies in the substitution of the semiconductor package 150 of the semiconductor device 100 with the semiconductor package 250 in the semiconductor device 200. The semiconductor package 250 comprises an inner substrate 251 which includes an insulating layer defining opposed top and bottom surfaces and electrically conductive patterns formed on respective ones of the opposed top and bottom surfaces of the insulating layer. In the inner substrate 251, the conductive patterns disposed on respective ones of the opposed top and bottom surfaces of the insulating layer are electrically connected to each other in a prescribed pattern or arrangement through the use of vias which extend through the insulating layer. The inner substrate 251 of the semiconductor package 250 can itself be selected from rigid circuit boards, flexible circuit boards and equivalents thereto, with the structure of the inner substrate 251 preferably being the same as that of the substrate 110 described above. Attached to the insulating layer of the inner substrate 251 is an inner semiconductor die 252. In the semiconductor package 250, the inner semiconductor die 252 is electrically connected to the conductive patterns of the inner substrate 251 through the use of inner conductive wires 253. The inner semiconductor die 252, the inner conductive wires 253, and a portion of the inner substrate 251 are covered by an inner package body 254, the side surfaces of which extend in generally flush relation to the side surfaces of the inner substrate 251. As shown in FIG. 2, that surface of the inner substrate 251 opposite that partially covered by the inner package body 254 may itself be partially covered with a solder mask which is applied thereto. In the semiconductor device 100, the semiconductor package 250 is electrically connected to the substrate 110 through the use of at least one conductive wire 255. As seen in FIG. 2, one end of the conductive wire 255 is electrically connected to an exposed portion of one of the conductive patterns of the inner substrate 251 of the semiconductor package 250, with the remaining end of the same conductive wire 255 being electrically connected to the conductive pattern 112a of the substrate 110.


In the semiconductor package 250, the inner package body 254 defines a generally planar first surface portion 254a which extends along a first plane, and a generally planar second surface portion 254b which extends along a second plane disposed in spaced, generally parallel relation to the first plane along which the first surface portion 254a extends. Thus, as viewed from the perspective shown in FIG. 2, the second surface portion 254b of the inner package body 254 is disposed below the first surface portion 254a (i.e., the first surface portion 254a is recessed relative to the second surface portion 254b). In the semiconductor device 200, the second surface portion 254b is attached to a portion of the top surface of the first semiconductor die 120 through the use of an adhesive layer 256.


A further distinction between the semiconductor devices 200, 100 lies in the size and configuration of the FOW 240 of the semiconductor device 200 in comparison to the FOW 140 of the semiconductor device 100. More particularly, in the semiconductor device 200, the FOW 240 is sized to cover only the top surface of the second semiconductor die 130 and a portion of the conductive wire 132 extending thereto as shown in FIG. 2. Thus, the FOW 240 does not cover any peripheral side surface of the second semiconductor die 130, or any portion of the top surface of the first semiconductor die 120. However, as shown in FIG. 2, the first surface portion 254a of the inner package body 254 contacts the FOW 240. Though not shown, it is contemplated that the FOW 240 may alternatively be configured to cover the peripheral side surfaces of the second semiconductor die 130.


In the semiconductor device 200, the package body 160 covers at least portions of the first semiconductor die 120, the second semiconductor die 130, the FOW 240, the semiconductor package 250, and the conductive wires 122, 132, 255. As further seen in FIG. 2, a portion of the package body 160 is filled between the first surface portion 254a of the inner package body 254 and the top surface of the first semiconductor die 120.


The semiconductor device 200 is configured such that the first and second surface portions 254a, 254b are formed in the inner package body 254 of the semiconductor package 250 with the differing step heights or elevations as described above. With this configuration, the semiconductor package 250 can be stacked on the first semiconductor die 120 in a stable manner without the use of any spacer, thus contributing to the simplification of the fabrication process for the semiconductor device 200 and a reduction in the overall thickness thereof.


Referring now to FIG. 3, there is shown a semiconductor device 300 constructed in accordance with a third embodiment of the present invention. The semiconductor device 300 is also substantially similar to the above-described semiconductor device 200, with only the differences between the semiconductor devices 300, 200 being described below.


The primary distinction between the semiconductor devices 300, 200 lies in the elimination of the FOW 240 in the semiconductor device 300, and the substitution of the first and second semiconductor dies 120, 130 of the semiconductor device 200 with the first (bottom) semiconductor die 320 in the semiconductor device 300. More particularly, as seen in FIG. 3, the first semiconductor die 320 defines opposed, generally planar top and bottom surfaces, and includes a plurality of conductive contacts or terminals disposed on the bottom surface thereof. These terminals are electrically connected to the conductive pattern 112a of the substrate 110 through the use of a plurality of conductive bumps 321. Examples of suitable materials for the conductive bumps 321 include, but are not limited to, gold, silver, soldering materials, or equivalents thereto.


In the semiconductor device 300, the first semiconductor die 320 is of a width which is smaller than that of the semiconductor package 250. In this regard, as seen in FIG. 3, the first surface portion 254a of the inner package body 254 of the semiconductor package 250 is in direct contact with the top surface of the first semiconductor die 320. However, the second surface portion 254b of the inner package body 254 does not contact the first semiconductor die 320. Rather, the second surface portion 254b of the inner package body 254 is attached to the substrate 110 (and in particular to a portion of the solder mask 114a) through the use of an adhesive layer 256.


In the semiconductor device 300, the package body 160 covers at least portions of the first semiconductor die 320, the conductive bumps 321, the semiconductor package 250, and the conductive wire 255. As seen in FIG. 3, a portion of the package body 160 is also filled in the gap between the first semiconductor die 320 and the substrate 110, thus encapsulating the conductive bumps 321. A portion of the package body 160 is also filled between the first surface portion 254a of the inner package body 254 and the substrate 110, such portion covering the first semiconductor die 320.


The semiconductor device 300 is configured such that the first and second surface portions 254a, 254b are formed in the inner package body 254 of the semiconductor package 250 with differing step heights or elevations as described above. With this configuration, the semiconductor package 250 can be easily positioned on the substrate 110 without the use of any spacer. In addition, since the semiconductor package 250 is directly adhered to the substrate 110 rather than to the first semiconductor die 320, the semiconductor device 300 is provided with a reduction in the thickness thereof.


Referring now to FIG. 4, there is shown a semiconductor device 400 constructed in accordance with a fourth embodiment of the present invention. The semiconductor device 400 is substantially similar to the above-described semiconductor device 300, with only the differences between the semiconductor devices 400, 300 being described below.


One of the distinctions between the semiconductor devices 400, 300 lies in the first semiconductor die 320 in the semiconductor device 400 being electrically connected to the conductive pattern 112a of the substrate 110 through the use of at least one conductive wire 322, rather than through the use of the conductive bumps 321 described above in relation to the semiconductor device 300. In this regard, as seen in FIG. 4, at least one conductive wire 322 is used to electrically connect a conductive pad or terminal disposed on the generally planar top surface of the first semiconductor die 320 to the conductive pattern 112a of the substrate 110. The generally planar bottom surface of the first semiconductor die 320 is attached to the substrate 110 (and in particular to the solder mask 114a disposed thereon) through the use of an adhesive layer 321.


A further distinction between the semiconductor devices 400, 300 lies in the substitution of the semiconductor package 250 described above in relation to the semiconductor device 300 with the semiconductor package 450 included in the semiconductor device 400. The sole distinction between the semiconductor packages 450, 250 lies in the package body 254 of the semiconductor package 450 including at least one conductive through-mold via (TMV) 451 formed therein. Specifically, as shown in FIG. 4, the TMV 451 extends from the first surface portion 254a of the inner package body 254 to a portion of the conductive pattern disposed on that surface of the insulating layer of the inner substrate 251 to which the inner semiconductor die 252 is mounted. The TMV 451 is preferably formed by creating a hole in the inner package body 254 using a laser or an etching solution, and filling such hole with a conductive metal material selected from copper, aluminum, gold, silver, soldering materials or equivalents thereto.


A further distinction between the semiconductor devices 400, 300 lies in the inclusion of a passive device 460 in the semiconductor device 400. As seen in FIG. 4, the passive device 460 is interposed between and electrically connected to the TMV 451 of the semiconductor package 450 and the conductive pattern 112a of the substrate 110. The passive device 460 may be selected from resisters, inductors, capacitors, or equivalents thereto. Those of ordinary skill in the art will recognize that the present invention is not intended to be limited to any particular type of passive device 460. Apart from the passive device 460, a unit semiconductor device (e.g., a transistor or diode) or a semiconductor integrated circuit device may be interposed between the TMV 451 and the substrate 110.


In the semiconductor device 400, the package body 160 covers at least portions of the first semiconductor die 320, the semiconductor package 250, the passive device 460, and the conductive wires 255, 322. As seen in FIG. 4, the top surface of the first semiconductor die 320 is disposed in spaced relation to the first surface portion 254a of the inner package body 254, and thus is not in contact therewith. As a result, the conductive wires 322 used to electrically connect the first semiconductor die 320 to the substrate 110 are also not in contact with the inner package body 254 of the semiconductor package 450. Rather, a portion of the package body 160 is filled between the first surface portion 254a of inner package body 254 and the top surface of the first semiconductor die 320, such portion of the package body 160 also covering the conductive wire 322 and the passive device 460.


The semiconductor device 400 described above is configured such that the TMV 451 is formed in the inner package body 254 of the semiconductor package 450 to transmit ground or power from the semiconductor package 450 to the substrate 110. With this configuration, a ground or power path within the semiconductor package 450 is shortened by the TMV 451 to improve the electrical performance of the semiconductor device 400.


Referring now to FIG. 5, there is shown a semiconductor device 500 constructed in accordance with a fifth embodiment of the present invention. The semiconductor device 500 is similar to the above-described semiconductor device 400, with only the differences between the semiconductor devices 500, 400 being described below.


The sole distinction between the semiconductor devices 500, 400 lies in the substitution of the passive device 460 of the semiconductor device 400 with a conductive bump 560 in the semiconductor device 500. In this regard, in the semiconductor device 500, the TMV 451 is electrically connected to the conductive pattern 112a of the substrate 110 through the use of the conductive bump 560. It is contemplated that the conductive bump 560 may be fabricated from the same materials described above in relation to the conductive bumps 321 included in the semiconductor device 300. Thus, in the semiconductor device 500, the conductive bump 560 is interposed between the TMV 451 of the semiconductor package 450 and the conductive pattern 112 of the substrate 110.


In the semiconductor device 500, the package body 160 covers at least portions of the first semiconductor die 320, the semiconductor package 450, the conductive bump 560, and the conductive wires 255, 322. That portion of the package body 160 which is filled between the first surface portion 254a of the inner package body 254 and the substrate 110 covers the conductive bump 560, in addition to covering the first semiconductor die 320 and the conductive wire 322. The semiconductor device 500 is configured such that the TMV 451 formed in the inner package body 254 of the semiconductor package 450 is electrically connected to the substrate 110 through the use of the conductive bump 560 to process ground or power from the semiconductor package 450.


Referring now to FIG. 6, there is shown a semiconductor device 600 constructed in accordance with a sixth embodiment of the present invention. The semiconductor device 600 is similar to the above-described semiconductor devices 500, 400, with only the differences between the semiconductor devices 600, 500, 400 being described below.


Essentially, the semiconductor device 600 comprises a combination of the features included in the semiconductor devices 500, 400. In the semiconductor device 600, the semiconductor package 450 differs slightly from semiconductor package 450 included in the semiconductor devices 500, 400. More particularly, the inner package body 654 of the semiconductor package 450 included in the semiconductor device 600 includes a generally planar first surface portion 654a which extends along a first plane, a generally planar second surface portion 654b which extends along a second plane disposed in spaced, generally parallel relation to the first plane along which the first surface portions 254a extends, and a generally planar third surface portion 654c which extends along a third plane disposed in spaced, generally parallel relation to the first and second planes along which respective ones of the first and second surface portions 654a, 654b extend. Thus, as viewed from the perspective shown in FIG. 6, the first surface portion 654a is recessed relative to the second surface portion 654b, with the third surface portion 654c being recessed relative to the first surface portion 654a. In the semiconductor device 600, the second surface portion 654b is attached to the substrate 110 through the use of the adhesive layer 256.


In addition, the package body 654 of the semiconductor package 450 included in the semiconductor device 600 includes a first TMV 451a which is formed in the same manner as the above-described TMV 451, and extends from the first surface portion 654a of the inner package body 654 to a portion of the conductive pattern disposed on that surface of the insulating layer of the inner substrate 251 to which the inner semiconductor die 252 is mounted. In addition to the first TMV 451a, the inner package body 654 includes a second TMV 451b which is also formed in the same manner as the above-described TMV 451 and extends from the third surface portion 564c of the inner package body 654 to a portion of the conductive pattern disposed on that surface of the insulating layer of the inner substrate 251 to which the inner semiconductor die 252 is mounted.


In the semiconductor device 600, the above-described conductive bump 560 is interposed between and electrically connected to the first TMV 451a and the conductive pattern 112a of the substrate 110 in the same manner described above in relation to the conductive bump 560 and included in the semiconductor device 500. Additionally, in the semiconductor device 600, the above-described passive device 460 is interposed between and electrically connected to the second TMV 451b and the conductive pattern 112a of the substrate 110 in the same manner described above in relation to the passive device 460 included in the semiconductor device 400.


In the semiconductor device 600, the package body 160 covers at least portions of the first semiconductor die 320, the semiconductor package 450, the passive device 460, the conductive bump 560, and the conductive wires 255, 322. Portions of the package body 160 are filled between the first and third surface portions 654a, 654c of the inner package body 654 and the substrate 110. That portion of the package body 160 which is filled between the first surface portion 654a and the substrate 110 covers the conductive bump 560, in addition to covering the first semiconductor die 320 and the conductive wire 322. That portion of the package body 160 which is filled between the third surface portion 654c and the substrate 110 covers the passive device 460. Those of ordinary skill in the art will recognize that the inner package body 654 need not necessarily be formed to define the third surface portion 654c, with the first and second TMV's 451a, 451b being identically configured to each other, and each formed in the first surface portion 654a.


Referring now to FIG. 7, there is shown a semiconductor device 700 constructed in accordance with a seventh embodiment of the present invention. The semiconductor device 700 comprises the substrate 110 described above in relation to the semiconductor device 100. The semiconductor device 700 further comprises a first (bottom) semiconductor die 720 which electrically connected to the substrate 110, and in particular to the conductive pattern 112a thereof. The first semiconductor die 720 defines opposed, generally planar top and bottom surfaces, and includes a plurality of conductive contacts or terminals disposed on the bottom surface thereof. As seen in FIG. 7, each of the terminals is electrically connected to the conductive pattern 112a of the substrate 110 through the use of respective ones of a plurality of conductive bumps 721. The conductive bumps 721 may be fabricated from the same materials described above in relation to the conductive bumps 321 included in the semiconductor device 300. In the semiconductor device 700, an underfill material 722 is preferably filled between the first semiconductor die 720 and the substrate 110. More particularly, the underfill material 722 is disposed between the bottom surface of the first semiconductor die 720 and a portion of the solder mask 114a, the underfill material 722 also covering portions of the conductive bumps 721.


The semiconductor device 700 further comprises a second (middle) semiconductor die 730 which also defines opposed, generally planar top and bottom surfaces, and includes one or more conductive contacts or terminals disposed on the top surface thereof. As seen in FIG. 7, a portion of the bottom surface of the second semiconductor die 730 is in direct contact with a portion of the top surface of the first semiconductor die 720. The conductive terminals of the second semiconductor die 730 are preferably disposed on a portion thereof which protrudes outwardly relative to the peripheral side surface of the underlying first semiconductor die 720, as seen in FIG. 7. The second semiconductor die 730 is electrically connected to the substrate 110 through the use of at least one conductive wire 731. As seen in FIG. 7, one end of the conductive wire 731 is electrically connected to a corresponding terminal of the second semiconductor die 730, with the other end of the same conductive wire 731 being electrically connected to the conductive pattern 112a of the substrate 110.


In addition to the second semiconductor die 730, also attached to the top surface of the first semiconductor die 720 is a spacer 740. The spacer 740 defines opposed, generally planar top and bottom surfaces, the bottom surface being positioned upon the top surface of the first semiconductor die 720. The spacer 740 is preferably formed to be of substantially the same thickness as the second semiconductor die 730 for reasons which will be described in more detail below. Examples of suitable materials for the spacer 740 include, but are not limited to, silicon, glass, metals, or equivalents thereto.


The semiconductor device 700 further comprises the semiconductor package 150 described above in relation to the semiconductor device 100. In the semiconductor device 700, portions of the inner package body 154 of the semiconductor package 150 are positioned upon the top surface of the second semiconductor die 730 and the top surface of the spacer 740. An adhesive layer 750 is interposed between the top surface of the first semiconductor die 720 and the inner package body 154 to strongly adhere the semiconductor package 150 to the first semiconductor die 720. As is apparent from FIG. 7, the adhesive layer 750 contacts at least portions of the second semiconductor die 730 and the spacer 740. As is also apparent from FIG. 7, that portion of the second semiconductor die 731 which protrudes outwardly relative to the peripheral side surface of the first semiconductor die 720 also protrudes outwardly from a peripheral side surface of the inner package body 154 of the semiconductor package 150. Those of ordinary skill in the art will recognize that the protruding portion of the second semiconductor die 730 can protrude a predetermined length relative to the peripheral side surfaces of both the second semiconductor die 730 and the inner package body 154 of the semiconductor package 150. When the semiconductor package 150 is positioned upon the second semiconductor die 730 and the spacer 740, the virtually identical thicknesses of the second semiconductor die 730 and the spacer 740 prevent the overlying semiconductor package 150 from being inclined.


In the semiconductor device 700, the semiconductor package 150 is electrically connected to the conductive pattern 112a of the substrate 110 through the use of the conductive wire(s) 155 in the same manner described above in relation to the semiconductor device 100. Additionally, solder balls 170 are electrically connected to the conductive pattern 112b of the substrate 110 in the same manner also described above in relation to the semiconductor device 100. In the semiconductor device 700, the package body 160, which can be formed from the same material described above in relation to the package body 160 of the semiconductor device 100, covers at least portions of the first semiconductor die 720, the second semiconductor die 730, the semiconductor package 150, and the conductive wires 155, 731.


The semiconductor device 700 is configured such that the second semiconductor die 730 is embedded between the first semiconductor die 720 and the semiconductor package 150. With this configuration, the thickness of the semiconductor device 700 can be reduced. Specifically, that portion of the second semiconductor die 730 protruding from the first semiconductor die 720 and the semiconductor package 150 is electrically connected to the substrate 110 through the use of the conductive wire(s) 731. As a result, there no increase in the thickness of the semiconductor device 700 attributable to the loop height of the conductive wire(s) 731. In other words, if no portion of the second semiconductor die 730 protrudes, the position of the semiconductor package 150 would need to be moved upward by the loop height of the conductive wire(s) 731, thus resulting in the semiconductor device 700 becoming thicker by an amount corresponding to the loop height.


Referring now to FIG. 8, there is a shown a semiconductor device 800 constructed in accordance with an eighth embodiment of the present invention. The semiconductor device 800 is substantially similar to the above-described semiconductor device 700, with only the differences between the semiconductor devices 800, 700 being described below.


The primary distinction between the semiconductor devices 800, 700 lies in the elimination of the spacer 740 described above in relation to the semiconductor device 700 in the semiconductor device 800, and the substitution of the second semiconductor die 730 of the semiconductor device 700 with the second semiconductor die 830 included in the semiconductor device 800. More particularly, as seen in FIG. 8, the second semiconductor die 830 defines opposed, generally planar top and bottom surfaces, and includes a plurality of conductive contacts or terminals disposed on the top surface thereof. The bottom surface of the second semiconductor die 831 is attached to the top surface of the first semiconductor die 720 through the use of an adhesive layer 831. At least one conductive wire 832 is used to electrically connect the second semiconductor die 830 to the substrate 110. More particularly, as seen in FIG. 8, one end of the conductive wire 832 is electrically connected to a corresponding terminal of the second semiconductor die 830, with the remaining end of the same conductive wire 832 being electrically connected to the conductive pattern 112a of the substrate 110. As is also apparent from FIG. 8, no portion of the second semiconductor die 830 overhangs or protrudes outwardly from the peripheral side surface of the first semiconductor die 720.


In the semiconductor device 800, the inner package body 154 of the semiconductor package 150 is mounted to the top surface of the first semiconductor die 720 through the use of the same adhesive layer 831 used to mount the second semiconductor die 830 thereto. Thus, the second semiconductor die 830 and the semiconductor package 150 are disposed in side-by-side relation to each other. However, as is shown in FIG. 8, a portion of the semiconductor package 150, and in particular that portion to which the conductive wire 155 extends, overhangs or protrudes outwardly relative to the peripheral side surface of the first semiconductor die 720. Such protrusion preferably occurs at a predetermined length. However, those of ordinary skill in the art will recognize that no such protrusion need necessarily occur in the event that the width of the semiconductor package 150 is sufficiently small.


In the semiconductor device 800, the package body 160 covers at least portions of the first semiconductor die 720, the second semiconductor die 830, the semiconductor package 150, and the conductive wires 155, 832. In the semiconductor device 800, the semiconductor package 150 is not positioned on the second semiconductor die 830, but rather is adhered to the first semiconductor die 720, thus resulting in a marked reduction in the thickness of the semiconductor device 800. That is, the thickness of the semiconductor device 800 is not dependent on the thickness of the second semiconductor die 830 and the loop height of the conductive wire(s) 832.


Referring now to FIG. 9, there is provided a flow chart which sets forth an exemplary method for fabricating the semiconductor device 100 of the present invention shown in FIG. 1A. The method comprises the steps of preparing the substrate (S1), the connection of the first (bottom) semiconductor die (S2), the connection of the second (middle) semiconductor die (S3), the application of the film-over-wire (S4), the connection of the semiconductor package (S5), encapsulation (S6), and the connection of solder balls (S7). FIGS. 10A-10G provide illustrations corresponding to these particular steps, as will be discussed in more detail below.


Referring now to FIG. 10A, in the initial step S1 of the fabrication process for the semiconductor device 100, the substrate 110 having the above-described structural attributes is provided. Thereafter, as illustrated in FIG. 10B, step S2 is completed wherein the first semiconductor die 120 is electrically connected to the conductive pattern 112a of the substrate 110 through the use of the conductive wires 122 in the above-described manner. As also indicated above, the adhesive layer 121 is used to mount the first semiconductor die 120 to the substrate 110.


Referring now to FIG. 10C, in the next step S3 of the fabrication process for the semiconductor device 100, the second semiconductor die 130 is mounted to the first semiconductor die 120 and electrically connected to the conductive pattern 112a of the substrate 110 through the use of the conductive wires 132 in the above-described manner. As also indicated above, the adhesive layer 131 is used to mount the second semiconductor die 130 to the first semiconductor die 120. Thereafter, as illustrated in FIG. 10D, step S4 is completed wherein the FOW 140 in a semi-cured state (B-stage) is applied to the first and second semiconductor dies 120, 130 and to the conductive wires 122, 132 in the above-described manner.


Referring now to FIG. 10E, in the next step S5 of the fabrication process for the semiconductor device 100, the semiconductor package 150 is placed upon the FOW 140, with the FOW 140 thereafter being cured. The curing is typically conducted at a temperature range of about 150° C. to about 250° C. A specially designed jig can be used to allow the semiconductor package 150 to push down the FOW 140 under a predetermined pressure while maintaining the semiconductor package 150 generally parallel to the first semiconductor die 120 on the FOW 140. In this state, the resulting structure is heated at the aforementioned temperature range of about 150° C. to about 250° C. to harden the FOW 140 to strongly adhere the FOW 140 to the semiconductor package 150. Thereafter the semiconductor package 150 is electrically connected to the conductive pattern 112a of the substrate 110 through the use of the conductive wires 155 in the above-described manner.


Referring now to FIG. 10F, in the next step S6 of the fabrication process for the semiconductor device 100, at least portions of the substrate 110, the first semiconductor die 120, the FOW 140, the semiconductor package 150, and the conductive wires 122, 132, 155 are each encapsulated or covered by an encapsulant material which ultimately hardens into the package body 160 of the semiconductor device 100. As indicated above, the fully formed package body 160 preferably includes side surfaces which extend in generally flush or co-planar to respective side surfaces of the insulating layer 111 of the substrate 110. The encapsulation step S6 can be carried out by transfer molding using a mold or dispensing molding using a dispenser.


Referring now to FIG. 10G, in the next step S7 of the fabrication process for the semiconductor device 100, the solder balls 170 are electrically connected to prescribed portions of the conductive pattern 112b of the substrate 110. As seen in FIG. 10G, the solder mask 114b extends into contact with the solder balls 170. The solder balls 170 may be fabricated from the same materials described above.


Though not shown, the electrical connection of the solder balls 170 to the conductive pattern 112b may be followed by marking and sawing steps in relation to the semiconductor device 100. In the marking step, laser or ink is used to mark the product name, the trademark and the manufacturer of the semiconductor device 100 on a prescribed surface of the package body 160. Typically, a plurality of semiconductor devices 100 will be fabricated on a broad substrate in the form of a matrix comprising a plurality of interconnected substrates 110. In the sawing step, the individual semiconductor devices 100 are separated from the broad substrate.


This disclosure provides exemplary embodiments of the present invention. The scope of the present invention is not limited by these exemplary embodiments. Numerous variations, whether explicitly provided for by the specification or implied by the specification, such as variations in structure, dimension, type of material and manufacturing process may be implemented by one of skill in the art in view of this disclosure. For example, any of the above-described substrates 110, 151, 251 may be substituted with a leadframe without departing from the spirit and scope of the present invention.

Claims
  • 1. A semiconductor device, comprising: a substrate having an electrically conductive pattern formed thereon;a first semiconductor die disposed on the substrate and electrically connected to the conductive pattern thereof by at least one conductive wire;a second semiconductor die disposed on the first semiconductor die and electrically connected to the conductive pattern of the substrate by at least one conductive wire;a film-over-wire disposed on at least a portion of the second semiconductor die;a semiconductor package positioned on the film-over-wire and electrically connected to the conductive pattern of the substrate by at least one conductive wire; anda package body which encapsulates at least portions of the substrate, the first semiconductor die, the film over wire, the second semiconductor die and the semiconductor package, with at least one of the conductive wires being encapsulated by the package body and at least one of the conductive wires being partially encapsulated by both the film over wire and the package body.
  • 2. The semiconductor device of claim 1 further comprising a plurality of solder balls electrically connected to the conductive pattern of the substrate.
  • 3. The semiconductor device of claim 1 wherein the package body encapsulates a portion of the substrate, and completely encapsulates the first semiconductor die, the film over wire, the second semiconductor die and the semiconductor package.
  • 4. The semiconductor device of claim 1 wherein the semiconductor package is positioned on and immediately adjacent to both the film-over-wire and the substrate.
  • 5. The semiconductor device of claim 1 wherein: the first semiconductor die defines a top surface;the second semiconductor die defines top and side surfaces;the film-over-wire is applied to the top surface of the first semiconductor die, and the top and side surfaces of the second semiconductor die.
  • 6. The semiconductor device of claim 1 wherein: the first semiconductor die defines a top surface;the second semiconductor die defines top and side surfaces; andthe film-over-wire is applied to the top surface of the second semiconductor die.
  • 7. The semiconductor device of claim 6 wherein the semiconductor package comprises: an inner substrate having a conductive pattern disposed thereon, the conductive pattern of the inner substrate being electrically connected to the conductive pattern of the substrate by the at least one conductive wire;an inner semiconductor die mounted to the inner substrate and electrically connected to the conductive pattern thereof;an inner package body at least partially encapsulating the inner substrate and the inner semiconductor die, the inner package body defining a first surface portion which is attached and immediately adjacent to the film-over-wire and a second surface portion which is attached and immediately adjacent to the top surface of the first semiconductor die.
  • 8. A semiconductor device, comprising: a substrate having an electrically conductive pattern formed thereon;a first semiconductor die electrically connected to the conductive pattern of the substrate;a semiconductor package directly attached to the substrate by an adhesive layer and electrically connected to the conductive pattern thereof, the first semiconductor die being disposed between the substrate and a portion of the semiconductor package; anda package body which encapsulates at least portions of the substrate, the first semiconductor die, and the semiconductor package.
  • 9. The semiconductor device of claim 8 wherein the first semiconductor die is electrically connected to the conductive pattern of the substrate through the use of at least one conductive bump which is at least partially encapsulated by the package body, and the semiconductor package is electrically connected to the conductive pattern of the substrate through the use of at least one conductive wire which is at least partially encapsulated by the package body.
  • 10. The semiconductor device of claim 9 wherein the semiconductor package comprises: an inner substrate having a conductive pattern disposed thereon, the conductive pattern of the inner substrate being electrically connected to the conductive pattern of the substrate by at least one of the conductive wires;an inner semiconductor die mounted to the inner substrate and electrically connected to the conductive pattern thereof;an inner package body at least partially encapsulating the inner substrate and the inner semiconductor die, the inner package body defining a first surface portion which contacts the first semiconductor die, and a second surface portion which is directly attached to the substrate by the adhesive layer.
  • 11. The semiconductor device of claim 8 wherein the first semiconductor die and the semiconductor package are each electrically connected to the conductive pattern of the substrate through the use of conductive wires which are at least partially encapsulated by the package body.
  • 12. The semiconductor device of claim 11 wherein the semiconductor package comprises: an inner substrate having a conductive pattern disposed thereon, the conductive pattern of the inner substrate being electrically connected to the conductive pattern of the substrate by at least one of the conductive wires;an inner semiconductor die mounted to the inner substrate and electrically connected to the conductive pattern thereof;an inner package body at least partially encapsulating the inner substrate and the inner semiconductor die, the inner package body defining a first surface portion having at least one through mold via disposed therein and electrically connected to the conductive pattern of the inner substrate, and a second surface portion which is directly attached to the substrate by the adhesive layer.
  • 13. The semiconductor device of claim 12 further comprising a passive device interposed between and electrically connected to the conductive pattern of the substrate and the through mold via of the semiconductor package.
  • 14. The semiconductor device of claim 12 further comprising a conductive bump interposed between and electrically connected to the conductive pattern of the substrate and the through mold via of the semiconductor package.
  • 15. The semiconductor device of claim 12 wherein: an inner substrate further comprises a third surface portion having at least one through mold via disposed therein and electrically connected to the conductive pattern of the inner substrate;a passive device is interposed between and electrically connected to the conductive pattern of the substrate and one of the through mold via of the semiconductor package; anda conductive bump is interposed between and electrically connected to the conductive pattern of the substrate and one of the through mold visa of the semiconductor package.
  • 16. A semiconductor device, comprising: a substrate having an electrically conductive pattern formed thereon;a first semiconductor die electrically connected to the conductive pattern of the substrate through the use of conductive bumps;a second semiconductor die disposed on the first semiconductor die and electrically connected to the conductive pattern of the substrate;a semiconductor package stacked upon the first semiconductor die and electrically connected to the conductive pattern of the substrate, a portion of the semiconductor package being in direct contact with the second semiconductor die; anda package body which encapsulates at least portions of the substrate, the first semiconductor die, the conductive bumps, the second semiconductor die and the semiconductor package.
  • 17. The semiconductor device of claim 16 further comprising a spacer interposed between the semiconductor package and the first semiconductor die.
  • 18. A semiconductor device, comprising: a substrate having an electrically conductive pattern formed thereon;a first semiconductor die electrically connected to the conductive pattern of the substrate through the use of conductive bumps;a second semiconductor die directly attached to the first semiconductor die by an adhesive layer and electrically connected to the conductive pattern of the substrate;a semiconductor package directly attached to the first semiconductor die by an adhesive layer in side-by-side relation to the second semiconductor die, and electrically connected to the conductive pattern of the substrate; anda package body which encapsulates at least portions of the substrate, the first semiconductor die, the conductive bumps, the second semiconductor die and the semiconductor package.
US Referenced Citations (390)
Number Name Date Kind
2596993 Gookin May 1952 A
3435815 Forcier Apr 1969 A
3734660 Davies et al. May 1973 A
3838984 Crane et al. Oct 1974 A
4054238 Lloyd et al. Oct 1977 A
4189342 Kock Feb 1980 A
4221925 Finley et al. Sep 1980 A
4258381 Inaba Mar 1981 A
4289922 Devlin Sep 1981 A
4301464 Otsuki et al. Nov 1981 A
4332537 Slepcevic Jun 1982 A
4417266 Grabbe Nov 1983 A
4451224 Harding May 1984 A
4530152 Roche et al. Jul 1985 A
4541003 Otsuka et al. Sep 1985 A
4646710 Schmid et al. Mar 1987 A
4707724 Suzuki et al. Nov 1987 A
4727633 Herrick Mar 1988 A
4737839 Burt Apr 1988 A
4756080 Thorpe, Jr. et al. Jul 1988 A
4812896 Rothgery et al. Mar 1989 A
4862245 Pashby et al. Aug 1989 A
4862246 Masuda et al. Aug 1989 A
4907067 Derryberry Mar 1990 A
4920074 Shimizu et al. Apr 1990 A
4935803 Kalfus et al. Jun 1990 A
4942454 Mori et al. Jul 1990 A
4987475 Sclesinger et al. Jan 1991 A
5018003 Yasunaga May 1991 A
5029386 Chao et al. Jul 1991 A
5041902 McShane Aug 1991 A
5057900 Yamazaki Oct 1991 A
5059379 Tsutsumi et al. Oct 1991 A
5065223 Matsuki et al. Nov 1991 A
5070039 Johnson et al. Dec 1991 A
5087961 Long et al. Feb 1992 A
5091341 Asada et al. Feb 1992 A
5096852 Hobson et al. Mar 1992 A
5118298 Murphy Jun 1992 A
5122860 Kichuchi et al. Jun 1992 A
5134773 LeMaire et al. Aug 1992 A
5151039 Murphy Sep 1992 A
5157475 Yamaguchi Oct 1992 A
5157480 McShane et al. Oct 1992 A
5168368 Gow, III et al. Dec 1992 A
5172213 Zimmerman Dec 1992 A
5172214 Casto Dec 1992 A
5175060 Enomoto et al. Dec 1992 A
5200362 Lin et al. Apr 1993 A
5200809 Kwon Apr 1993 A
5214845 King et al. Jun 1993 A
5216278 Lin et al. Jun 1993 A
5218231 Kudo Jun 1993 A
5221642 Burns Jun 1993 A
5250841 Sloan et al. Oct 1993 A
5252853 Michii Oct 1993 A
5258094 Furui et al. Nov 1993 A
5266834 Nishi et al. Nov 1993 A
5273938 Lin et al. Dec 1993 A
5277972 Sakumoto et al. Jan 1994 A
5278446 Nagaraj et al. Jan 1994 A
5279029 Burns Jan 1994 A
5281849 Singh Deo et al. Jan 1994 A
5285352 Pastore et al. Feb 1994 A
5294897 Notani et al. Mar 1994 A
5327008 Djennas et al. Jul 1994 A
5332864 Liang et al. Jul 1994 A
5335771 Murphy Aug 1994 A
5336931 Juskey et al. Aug 1994 A
5343076 Katayama et al. Aug 1994 A
5358905 Chiu Oct 1994 A
5365106 Watanabe Nov 1994 A
5381042 Lerner et al. Jan 1995 A
5391439 Tomita et al. Feb 1995 A
5406124 Morita et al. Apr 1995 A
5410180 Fujii et al. Apr 1995 A
5414299 Wang et al. May 1995 A
5417905 LeMaire et al. May 1995 A
5424576 Djennas et al. Jun 1995 A
5428248 Cha Jun 1995 A
5435057 Bindra et al. Jul 1995 A
5444301 Song et al. Aug 1995 A
5452511 Chang Sep 1995 A
5454905 Fogelson Oct 1995 A
5467032 Lee Nov 1995 A
5474958 Djennas et al. Dec 1995 A
5484274 Neu Jan 1996 A
5493151 Asada et al. Feb 1996 A
5508556 Lin Apr 1996 A
5517056 Bigler et al. May 1996 A
5521429 Aono et al. May 1996 A
5528076 Pavio Jun 1996 A
5534467 Rostoker Jul 1996 A
5539251 Iverson et al. Jul 1996 A
5543657 Diffenderfer et al. Aug 1996 A
5544412 Romero et al. Aug 1996 A
5545923 Barber Aug 1996 A
5581122 Chao et al. Dec 1996 A
5592019 Ueda et al. Jan 1997 A
5592025 Clark et al. Jan 1997 A
5594274 Suetaki Jan 1997 A
5595934 Kim Jan 1997 A
5604376 Hamburgen et al. Feb 1997 A
5608265 Kitano et al. Mar 1997 A
5608267 Mahulikar et al. Mar 1997 A
5625222 Yoneda et al. Apr 1997 A
5633528 Abbott et al. May 1997 A
5637922 Fillion et al. Jun 1997 A
5639990 Nishihara et al. Jun 1997 A
5640047 Nakashima Jun 1997 A
5641997 Ohta et al. Jun 1997 A
5643433 Fukase et al. Jul 1997 A
5644169 Chun Jul 1997 A
5646831 Manteghi Jul 1997 A
5650663 Parthasaranthi Jul 1997 A
5661088 Tessier et al. Aug 1997 A
5665996 Williams et al. Sep 1997 A
5673479 Hawthorne Oct 1997 A
5683806 Sakumoto et al. Nov 1997 A
5683943 Yamada Nov 1997 A
5689135 Ball Nov 1997 A
5696666 Miles et al. Dec 1997 A
5701034 Marrs Dec 1997 A
5703407 Hori Dec 1997 A
5710064 Song et al. Jan 1998 A
5723899 Shin Mar 1998 A
5724233 Honda et al. Mar 1998 A
5726493 Yamashita Mar 1998 A
5736432 Mackessy Apr 1998 A
5745984 Cole, Jr. et al. May 1998 A
5753532 Sim May 1998 A
5753977 Kusaka et al. May 1998 A
5766972 Takahashi et al. Jun 1998 A
5767566 Suda Jun 1998 A
5770888 Song et al. Jun 1998 A
5776798 Quan et al. Jul 1998 A
5783861 Son Jul 1998 A
5801440 Chu et al. Sep 1998 A
5814877 Diffenderfer et al. Sep 1998 A
5814881 Alagaratnam et al. Sep 1998 A
5814883 Sawai et al. Sep 1998 A
5814884 Davies et al. Sep 1998 A
5817540 Wark Oct 1998 A
5818105 Kouda Oct 1998 A
5821457 Mosley et al. Oct 1998 A
5821615 Lee Oct 1998 A
5834830 Cho Nov 1998 A
5835988 Ishii Nov 1998 A
5844306 Fujita et al. Dec 1998 A
5854511 Shin et al. Dec 1998 A
5854512 Manteghi Dec 1998 A
5856911 Riley Jan 1999 A
5859471 Kuraishi et al. Jan 1999 A
5866939 Shin et al. Feb 1999 A
5866942 Suzuki et al. Feb 1999 A
5871782 Choi Feb 1999 A
5874784 Aoki et al. Feb 1999 A
5877043 Alcoe et al. Mar 1999 A
5886397 Ewer Mar 1999 A
5973935 Schoenfeld et al. Oct 1999 A
5977630 Woodworth et al. Nov 1999 A
RE36773 Nomi et al. Jul 2000 E
6107679 Noguchi Aug 2000 A
6143981 Glenn Nov 2000 A
6150709 Shin et al. Nov 2000 A
6166430 Yamaguchi Dec 2000 A
6169329 Farnworth et al. Jan 2001 B1
6177718 Kozono Jan 2001 B1
6181002 Juso et al. Jan 2001 B1
6184465 Corisis Feb 2001 B1
6184573 Pu Feb 2001 B1
6194777 Abbott et al. Feb 2001 B1
6197615 Song et al. Mar 2001 B1
6198171 Huang et al. Mar 2001 B1
6201186 Daniels et al. Mar 2001 B1
6201292 Yagi et al. Mar 2001 B1
6204554 Ewer et al. Mar 2001 B1
6208020 Minamio et al. Mar 2001 B1
6208021 Ohuchi et al. Mar 2001 B1
6208023 Nakayama et al. Mar 2001 B1
6211462 Carter, Jr. et al. Apr 2001 B1
6218731 Huang et al. Apr 2001 B1
6222258 Asano et al. Apr 2001 B1
6222259 Park et al. Apr 2001 B1
6225146 Yamaguchi et al. May 2001 B1
6229200 McClellan et al. May 2001 B1
6229205 Jeong et al. May 2001 B1
6238952 Lin et al. May 2001 B1
6239367 Hsuan et al. May 2001 B1
6239384 Smith et al. May 2001 B1
6242281 McClellan et al. Jun 2001 B1
6256200 Lam et al. Jul 2001 B1
6258629 Niones et al. Jul 2001 B1
6261864 Jung et al. Jul 2001 B1
6281566 Magni Aug 2001 B1
6281568 Glenn et al. Aug 2001 B1
6282094 Lo et al. Aug 2001 B1
6282095 Houghton et al. Aug 2001 B1
6285075 Combs et al. Sep 2001 B1
6291271 Lee et al. Sep 2001 B1
6291273 Miyaki et al. Sep 2001 B1
6294100 Fan et al. Sep 2001 B1
6294830 Fjelstad Sep 2001 B1
6295977 Ripper et al. Oct 2001 B1
6297548 Moden et al. Oct 2001 B1
6303984 Corisis Oct 2001 B1
6303997 Lee Oct 2001 B1
6306685 Liu et al. Oct 2001 B1
6307272 Takahashi et al. Oct 2001 B1
6309909 Ohgiyama Oct 2001 B1
6316822 Vekateshwaran et al. Nov 2001 B1
6316838 Ozawa et al. Nov 2001 B1
6323550 Martin et al. Nov 2001 B1
6326243 Suzuya et al. Dec 2001 B1
6326244 Brooks et al. Dec 2001 B1
6326678 Karmezos et al. Dec 2001 B1
6335564 Pour Jan 2002 B1
6337510 Chun-Jen et al. Jan 2002 B1
6339252 Niones et al. Jan 2002 B1
6339255 Shin Jan 2002 B1
6342730 Jung et al. Jan 2002 B1
6348726 Bayan et al. Feb 2002 B1
6355502 Kang et al. Mar 2002 B1
6359221 Yamada et al. Mar 2002 B1
6362525 Rahim Mar 2002 B1
6369447 Mori Apr 2002 B2
6369454 Chung Apr 2002 B1
6373127 Baudouin et al. Apr 2002 B1
6377464 Hashemi et al. Apr 2002 B1
6380048 Boon et al. Apr 2002 B1
6384472 Huang May 2002 B1
6388336 Venkateshwaran et al. May 2002 B1
6395578 Shin et al. May 2002 B1
6399415 Bayan et al. Jun 2002 B1
6400004 Fan et al. Jun 2002 B1
6410979 Abe Jun 2002 B2
6414385 Huang et al. Jul 2002 B1
6420779 Sharma et al. Jul 2002 B1
6421013 Chung Jul 2002 B1
6423643 Furuhata et al. Jul 2002 B1
6429508 Gang Aug 2002 B1
6437429 Su et al. Aug 2002 B1
6444499 Swiss et al. Sep 2002 B1
6448633 Yee et al. Sep 2002 B1
6452279 Shimoda Sep 2002 B2
6459148 Chun-Jen et al. Oct 2002 B1
6464121 Reijinders Oct 2002 B2
6465883 Oloffson Oct 2002 B2
6472735 Isaak Oct 2002 B2
6475646 Park et al. Nov 2002 B2
6476469 Hung et al. Nov 2002 B2
6476474 Hung Nov 2002 B1
6482680 Khor et al. Nov 2002 B1
6483178 Chuang Nov 2002 B1
6492718 Ohmori et al. Dec 2002 B2
6495909 Jung et al. Dec 2002 B2
6498099 McClellan et al. Dec 2002 B1
6498392 Azuma Dec 2002 B2
6507096 Gang Jan 2003 B2
6507120 Lo et al. Jan 2003 B2
6518089 Coyle Feb 2003 B2
6525942 Huang et al. Feb 2003 B2
6528893 Jung et al. Mar 2003 B2
6534849 Gang Mar 2003 B1
6545332 Huang Apr 2003 B2
6545345 Glenn et al. Apr 2003 B1
6552421 Kishimoto et al. Apr 2003 B2
6552423 Song et al. Apr 2003 B2
6559525 Huang May 2003 B2
6566168 Gang May 2003 B2
6580161 Kobayakawa Jun 2003 B2
6583503 Akram et al. Jun 2003 B2
6585905 Fan et al. Jul 2003 B1
6603196 Lee et al. Aug 2003 B2
6624005 DiCaprio et al. Sep 2003 B1
6627977 Foster Sep 2003 B1
6646339 Ku Nov 2003 B1
6667546 Huang et al. Dec 2003 B2
6677663 Ku et al. Jan 2004 B1
6686649 Matthews et al. Feb 2004 B1
6696752 Su et al. Feb 2004 B2
6700189 Shibata Mar 2004 B2
6713375 Shenoy Mar 2004 B2
6757178 Okabe et al. Jun 2004 B2
6800936 Kosemura et al. Oct 2004 B2
6812552 Islam et al. Nov 2004 B2
6818973 Foster Nov 2004 B1
6838761 Karnezos Jan 2005 B2
6858919 Seo et al. Feb 2005 B2
6861288 Shim et al. Mar 2005 B2
6867492 Auburger et al. Mar 2005 B2
6876068 Lee et al. Apr 2005 B1
6878571 Isaak et al. Apr 2005 B2
6897552 Nakao May 2005 B2
6906416 Karnezos Jun 2005 B2
6927478 Paek Aug 2005 B2
6933598 Karnezos Aug 2005 B2
6946323 Heo Sep 2005 B1
6967125 Fee et al. Nov 2005 B2
6972481 Karnezos Dec 2005 B2
6995459 Lee et al. Feb 2006 B2
7002805 Lee et al. Feb 2006 B2
7005327 Kung et al. Feb 2006 B2
7015571 Chang et al. Mar 2006 B2
7034387 Karnezos Apr 2006 B2
7045396 Crowley et al. May 2006 B2
7045887 Karnezos May 2006 B2
7049691 Karnezos May 2006 B2
7053469 Koh et al. May 2006 B2
7053476 Karnezos May 2006 B2
7053477 Karnezos May 2006 B2
7057269 Karnezos Jun 2006 B2
7061088 Karnezos Jun 2006 B2
7064426 Karnezos Jun 2006 B2
7075816 Fee et al. Jul 2006 B2
7101731 Karnezos Sep 2006 B2
7102209 Bayan et al. Sep 2006 B1
7109572 Fee et al. Sep 2006 B2
7166494 Karnezos Jan 2007 B2
7169642 Karnezos Jan 2007 B2
7185426 Hiner et al. Mar 2007 B1
7193298 Hong et al. Mar 2007 B2
7202554 Kim et al. Apr 2007 B1
7205647 Karnezos Apr 2007 B2
7211471 Foster May 2007 B1
7245007 Foster Jul 2007 B1
7247519 Karnezos Jul 2007 B2
7253503 Fusaro et al. Aug 2007 B1
7253511 Karnezos et al. Aug 2007 B2
7271496 Kim Sep 2007 B2
7279361 Karnezos Oct 2007 B2
7288434 Karnezos Oct 2007 B2
7288835 Yim et al. Oct 2007 B2
7298037 Yim et al. Nov 2007 B2
7298038 Filoteo, Jr. et al. Nov 2007 B2
7306973 Karnezos Dec 2007 B2
7312519 Song et al. Dec 2007 B2
7635913 Kim et al. Dec 2009 B2
7645634 Karnezos Jan 2010 B2
7659609 Ha et al. Feb 2010 B2
7674640 Ha et al. Mar 2010 B2
7683469 Oh et al. Mar 2010 B2
7687313 Karnezos Mar 2010 B2
7692279 Karnezos et al. Apr 2010 B2
7872340 Choi et al. Jan 2011 B2
7968995 Ko et al. Jun 2011 B2
7977802 Pagaila et al. Jul 2011 B2
20010008305 McClellan et al. Jul 2001 A1
20010014538 Kwan et al. Aug 2001 A1
20020011654 Kimura Jan 2002 A1
20020024122 Jung et al. Feb 2002 A1
20020027297 Ikenaga et al. Mar 2002 A1
20020038873 Hiyoshi Apr 2002 A1
20020072147 Sayanagi et al. Jun 2002 A1
20020111009 Huang et al. Aug 2002 A1
20020140061 Lee Oct 2002 A1
20020140068 Lee et al. Oct 2002 A1
20020140081 Chou et al. Oct 2002 A1
20020158318 Chen Oct 2002 A1
20020163015 Lee et al. Nov 2002 A1
20020167060 Buijsman et al. Nov 2002 A1
20030006055 Chien-Hung et al. Jan 2003 A1
20030030131 Lee et al. Feb 2003 A1
20030059644 Datta et al. Mar 2003 A1
20030064548 Isaak Apr 2003 A1
20030073265 Hu et al. Apr 2003 A1
20030102537 McLellan et al. Jun 2003 A1
20030164554 Fee et al. Sep 2003 A1
20030168719 Cheng et al. Sep 2003 A1
20030198032 Collander et al. Oct 2003 A1
20040027788 Chiu et al. Feb 2004 A1
20040056277 Karnezos Mar 2004 A1
20040061212 Karnezos Apr 2004 A1
20040061213 Karnezos Apr 2004 A1
20040063242 Karnezos Apr 2004 A1
20040063246 Karnezos Apr 2004 A1
20040065963 Karnezos Apr 2004 A1
20040080025 Kasahara et al. Apr 2004 A1
20040089926 Hsu et al. May 2004 A1
20040164387 Ikenaga et al. Aug 2004 A1
20040253803 Tomono et al. Dec 2004 A1
20060087020 Hirano et al. Apr 2006 A1
20060157843 Hwang Jul 2006 A1
20060175715 Hirose et al. Aug 2006 A1
20060231939 Kawabata et al. Oct 2006 A1
20070023202 Shibata Feb 2007 A1
20070052082 Lee et al. Mar 2007 A1
20080230887 Sun et al. Sep 2008 A1
20090001612 Song et al. Jan 2009 A1
20100072634 Ha et al. Mar 2010 A1
Foreign Referenced Citations (30)
Number Date Country
19734794 Aug 1997 DE
0393997 Oct 1990 EP
0720234 Mar 1996 EP
0936671 Aug 1999 EP
1032037 Aug 2000 EP
5745959 Mar 1982 JP
60010756 Jan 1985 JP
60231349 Nov 1985 JP
6333854 Feb 1988 JP
63205935 Aug 1988 JP
1106456 Apr 1989 JP
3289162 Dec 1991 JP
5129473 May 1993 JP
6260532 Sep 1994 JP
8083877 Mar 1996 JP
964284 Jun 1996 JP
8222682 Aug 1996 JP
8306853 Nov 1996 JP
98205 Jan 1997 JP
98206 Jan 1997 JP
98207 Jan 1997 JP
9293822 Nov 1997 JP
10199934 Jul 1998 JP
2000150765 May 2000 JP
200203497 Aug 2002 JP
2003243595 Aug 2003 JP
2004158753 Jun 2004 JP
20000072714 Dec 2000 KR
9956316 Nov 1999 WO
9967821 Dec 1999 WO
Non-Patent Literature Citations (1)
Entry
National Semiconductor Corporation, “Leadless Leadframe Package,” Informational Pamphlet from webpage, 21 pages, Oct. 2002, www.national.com.