SEMICONDUCTOR PACKAGE HAVING A THICK LOGIC DIE

Information

  • Patent Application
  • 20230282604
  • Publication Number
    20230282604
  • Date Filed
    February 07, 2023
    a year ago
  • Date Published
    September 07, 2023
    a year ago
Abstract
A semiconductor package includes a bottom substrate and a top substrate space apart from the bottom substrate such that the bottom substrate and the top substrate define a gap therebetween. A logic die is mounted on a top surface of the bottom substrate in a flip-chip fashion. The logic die has a thickness of 125-350 micrometers. The logic die comprises an active front side, a passive rear side, and an input/output pad provided on the active front side. A plurality of copper cored solder balls is disposed between the bottom substrate and the top substrate around the logic die to electrically connect the bottom substrate with the top substrate. A sealing resin fills in the gap between the bottom substrate and the top substrate and seals the logic die and the plurality of copper cored solder balls in the gap.
Description
BACKGROUND

The present disclosure relates generally to the field of semiconductor packaging. More particularly, the present disclosure relates to a thermally enhanced semiconductor package having a thick logic die.


Package-on-Package (PoP) is an integrated circuit packaging method to combine vertically discrete logic and memory ball grid array (BGA) packages. Two or more packages are installed atop each other, i.e. stacked, with a standard interface to route signals between them. This allows higher component density in devices, such as mobile phones or digital cameras.


PoP solutions are commonly used in baseband and application processors in mobile phones. High-end phones have seen the fastest adoption of PoP packaging to provide high I/O and performance requirements. The main advantage of stacked PoP is that devices can be separately fully tested before assembly.


With development of the semiconductor industry, many studies are being conducted to improve reliability and durability of the semiconductor packages. An improvement of the PoP structure to increase the efficiency of thermal dissipation, application processor (AP) performance, and number of interconnects becomes very important and imperative.


SUMMARY

It is one object of the present disclosure to provide an improved semiconductor package having a thick logic die in order to solve the above-mentioned prior art deficiencies or shortcomings.


One aspect of the invention provides a semiconductor package including a bottom substrate and a top substrate space apart from the bottom substrate such that the bottom substrate and the top substrate define a gap therebetween. A logic die is mounted on a top surface of the bottom substrate in a flip-chip fashion. The logic die has a thickness of 125-350 micrometers. The logic die comprises an active front side, a passive rear side, and an input/output (I/O) pad provided on the active front side. A plurality of copper cored solder balls is disposed between the bottom substrate and the top substrate around the logic die to electrically connect the bottom substrate with the top substrate. A sealing resin fills in the gap between the bottom substrate and the top substrate and seals the logic die and the plurality of copper cored solder balls in the gap.


According to some embodiments, the logic die has a thickness of greater than 170 micrometers.


According to some embodiments, the I/O pad is an aluminum pad and is partially covered by a topmost passivation layer.


According to some embodiments, the topmost passivation layer is a silicon nitride layer.


According to some embodiments, an underfill resin is disposed in a space between the logic die and the top surface of the bottom substrate.


According to some embodiments, the bottom substrate and the top substrate are printed wiring boards or package substrates.


According to some embodiments, the gap has a gap height ranging between 160-450 micrometers.


According to some embodiments, an aspect ratio of the plurality of copper cored solder balls ranges between 1.1-2.0.


According to some embodiments, a ball pitch of the plurality of copper cored solder balls is 0.2-0.3 mm.


According to some embodiments, each of the plurality of copper cored solder balls comprises a copper core coated with a solder layer.


According to some embodiments, the logic die is electrically connected to the bottom substrate through a conductive element on the I/O pad, wherein the conductive element comprises a copper bump on the I/O pad.


According to some embodiments, the copper bump is composed of a seed layer and a copper layer.


According to some embodiments, the copper bump has a bump height of equal to or less than 20 micrometers.


According to some embodiments, the copper bump is directly bonded to a bump structure disposed on a bonding pad on the top surface of the bottom substrate.


According to some embodiments, the bump structure comprises a gold layer and a nickel layer.


According to some embodiments, the bump structure has a bump height of equal to or less than 5 micrometers.


According to some embodiments, the logic die is electrically connected to the bottom substrate through a bump structure disposed on a bonding pad on the top surface of the bottom substrate, and wherein the bump structure comprises a gold layer and a nickel layer.


According to some embodiments, the bump structure has a bump height of equal to or less than 5 micrometers.


Another aspect of the invention provides a package on package including a semiconductor package as described above, and a memory package mounted on the semiconductor package. The memory package comprises a LPDDR DRAM package.


These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:



FIG. 1 is a schematic, cross-sectional diagram showing an exemplary semiconductor package having thick logic die in accordance with an embodiment of the invention;



FIG. 2 is a schematic, cross-sectional diagram showing an exemplary package on package (PoP) having thick logic die in accordance with an embodiment of the invention;



FIG. 3 is an enlarged partial view showing the joint structure between the active front side of the logic die and the top surface of the bottom substrate according to another embodiment of the invention; and



FIG. 4 is an enlarged partial view showing the joint structure between the active front side of the logic die and the top surface of the bottom substrate according to still another embodiment of the invention.





DETAILED DESCRIPTION

In the following detailed description of embodiments of the invention, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific preferred embodiments in which the disclosure may be practiced.


These embodiments are described in sufficient detail to enable those skilled in the art to practice them, and it is to be understood that other embodiments may be utilized and that mechanical, chemical, electrical, and procedural changes may be made without departing from the spirit and scope of the present disclosure. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of embodiments of the present invention is defined only by the appended claims.


It will be understood that when an element or layer is referred to as being “on”, “connected to” or “coupled to” another element or layer, it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer, there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.



FIG. 1 is a schematic, cross-sectional diagram showing an exemplary semiconductor package having thick logic die in accordance with an embodiment of the invention. As shown in FIG. 1, the semiconductor package 10 comprises a bottom substrate 100 having a top surface 100a and an opposing bottom surface 100b. According to an embodiment, the bottom substrate 100 may be a printed wiring board or a package substrate having a plurality of conductive interconnect structures 110 and at least an insulating layer 112. According to an embodiment, for example, the conductive interconnect structures 110 may comprise a plurality of pad patterns 110a distributed on the top surface 100a and a plurality of pad patterns 110b distributed on the bottom surface 100b.


According to an embodiment, a logic die 50 is mounted on the top surface 100a of the bottom substrate 100 in a flip-chip fashion. According to an embodiment, for example, the logic die 50 may be an application processor die or a baseband processor die, but is not limited thereto. According to an embodiment, for example, the logic die 50 has a thickness t ranging between 125-350 micrometers, for example, 170 micrometers, which is thicker than a normal logic die (about 80 μm thick) used in high-end mobile devices such as high-end mobile phones.


According to an embodiment, for example, the logic die 50 has an active front side 50a and a passive rear side 50b. According to an embodiment, for example, a plurality of input/output (I/O) pads 501 is provided on the active front side 50a. According to an embodiment, for example, the logic die 50 is electrically connected to the bottom substrate 100 through a plurality of conductive elements 502 such as solder bumps, metal bumps or pillars, which are formed on the plurality of I/O pads 501, respectively. According to an embodiment, underfill resin 510 may be injected into a space between the logic die 50 and the top surface 100a of the bottom substrate 100. According to an embodiment, the conductive elements 502 are surrounded by the underfill resin 510.


According to an embodiment, the logic die 50 is disposed between the bottom substrate 100 and a top substrate 300. According to an embodiment, the top substrate 300 may be a printed wiring board or a package substrate having a plurality of conductive interconnect structures 310 and at least an insulating layer 312. According to an embodiment, for example, the conductive interconnect structures 310 may comprise a plurality of pad patterns 310a distributed on the top surface 300a and a plurality of pad patterns 310b distributed on the bottom surface 300b. According to an embodiment, a plurality of copper cored solder balls 60 or other more ductility metal connection is disposed on the pad patterns 310b distributed on the bottom surface 300b of the top substrate 300, respectively.


According to an embodiment, the bottom substrate 100 is connected electrically with the top substrate 300 via the copper cored solder balls 60 around the logic die 50. The sealing resin SM is filled into a gap having a gap height h between the bottom substrate 100 and the top substrate 300. According to an embodiment, for example, the gap height h may range between 160-450 micrometers in 0.2-0.3 mm ball pitch range, but is not limited thereto. According to an embodiment, for example, the pad patterns 110a, on which the copper cored solder balls 60 are attached, have a width w ranging between 100-300 micrometers, but is not limited thereto. According to an embodiment, for example, an aspect ratio of the copper cored solder ball 60 may range between 1.1-2.0, for example, 1.44. According to an embodiment, for example, a ball pitch P of the copper cored solder balls 60 may be 0.2-0.3 mm.


According to an embodiment, the sealing resin SM surrounds the copper cored solder balls 60 and covers the passive rear side 50b and sidewalls of the logic die 50. According to an embodiment, the sealing resin SM is in direct contact with the bottom surface 300b of the top substrate 300, the side surface of the underfill resin 510 and the top surface 100a of the bottom substrate 100. The gap between the bottom substrate 100 and the top substrate 300 is sealed with the sealing resin SM. The distance d between the passive rear side 50b of the logic die 50 and the bottom surface 300b of the top substrate 300 may be equal to or greater than 30 micrometers.


According to an embodiment, each of the copper cored solder balls 60 may comprise a copper core 602 having a diameter of about 10 micrometers, which is coated with a solder layer 604. The copper cored solder balls 60 join the bottom substrate 100 and the top substrate 300. According to an embodiment, for example, the copper core 602 is formed of copper or copper alloys and shaped into a solid sphere. According to an embodiment, for example, the top substrate 300 having the copper cored solder balls 60 may be mounted onto the top surface 100a of the bottom substrate 100 by using a thermal compression bonding (TCB) method.


According to an embodiment, external connection terminals 120 such as solder balls or BGA balls are joined to the pad patterns 110b on the bottom surface 100b of the bottom substrate 100 for further connection with a mother board or a system board. According to an embodiment, a surface mount device 130 such as a capacitor or a resistor may be mounted on the bottom surface 100b of the bottom substrate 100.



FIG. 2 is a schematic, cross-sectional diagram showing an exemplary package on package (PoP) having thick logic die in accordance with an embodiment of the invention, wherein like layers, regions or elements are designated by like numeral numbers or labels. As shown in FIG. 2, the PoP device 1 such as a high-bandwidth PoP (HBPoP) may comprise the semiconductor package 10 as set forth in FIG. 1 and a memory package 20 such as a LPDDR DRAM package stacked on the semiconductor package 10. According to an embodiment, for example, the memory package 20 may comprise a substrate 200, a memory die 210 mounted on the substrate 200, and a molding compound 220 encapsulating the memory die 210. According to an embodiment, for example, the memory package 20 may be electrically connected to the semiconductor package 10 through a plurality of conductive elements 230 such as solder balls or bumps.


Please refer to FIG. 3. FIG. 3 is an enlarged partial view showing the joint structure between the active front side 50a of the logic die 50 and the top surface 100a of the bottom substrate 100 according to another embodiment of the invention, wherein like regions, layers or elements are designated by like numeral numbers or labels. As shown in FIG. 3, the logic die 50 is mounted on the top surface 100a of the bottom substrate 100 in a flip-chip fashion. According to an embodiment, for example, the logic die 50 may be an application processor die or a baseband processor die, but is not limited thereto.


According to an embodiment, for example, the logic die 50 has a thickness ranging between 125-350 micrometers, which is thicker than a normal logic die (about 80 μm thick) used in high-end mobile devices such as high-end mobile phones. According to an embodiment, for example, the logic die 50 may have a thickness of greater than 170 micrometers, for example, 205 micrometers. By reducing the stand-off height between the active front side 50a of the logic die 50 and the top surface 100a of the bottom substrate 100 and increasing the thickness of the logic die 50, the thermal performance of the semiconductor package can be enhanced.


According to an embodiment, an exemplary I/O pad 501 is provided on the active front side 50a. According to an embodiment, for example, the exemplary I/O pad 501 may be an aluminum pad and may be partially covered by a topmost passivation layer 520 such as a silicon nitride layer. According to an embodiment, no polyimide layer is formed on the passivation layer 520. According to an embodiment, for example, the logic die 50 is electrically connected to the bottom substrate 100 through a conductive element 502 comprising a metal bump formed on the I/O pads 501. According to an embodiment, underfill resin 510 may be injected into a space between the logic die 50 and the top surface 100a of the bottom substrate 100. According to an embodiment, the conductive element 502 is surrounded by the underfill resin 510.


According to an embodiment, for example, the conductive element 502 may comprise a copper bump composed of a seed layer 502a and a copper layer 502b. According to an embodiment, for example, the copper bump may have a reduced bump height S1 of equal to or less than 20 micrometers. According to an embodiment, the conductive element 502 does not include an under-bump metallurgy (UBM) layer. According to an embodiment, the conductive element 502 is directly bonded to a bump structure 150 disposed on the bonding pad 110p such as a copper pad on the top surface 100a of the bottom substrate 100. According to an embodiment, for example, the bump structure 150 may comprise a gold layer 150a and a nickel layer 150b. According to an embodiment, for example, the bump structure 150 may have a bump height S2 of equal to or less than 5 micrometers.


According to an embodiment, for example, the interface between the gold layer 150a and the nickel layer 150b may be lower than the top surface 100a of the bottom substrate 100. According to an embodiment, for example, the interface between the gold layer 150a and the nickel layer 150b may be higher than the top surface 100a of the bottom substrate 100. According to an embodiment, for example, the interface between the gold layer 150a and the nickel layer 150b may be flush with the top surface 100a of the bottom substrate 100.


Please refer to FIG. 4. FIG. 4 is an enlarged partial view showing the joint structure between the active front side 50a of the logic die 50 and the top surface 100a of the bottom substrate 100 according to still another embodiment of the invention, wherein like regions, layers or elements are designated by like numeral numbers or labels. As shown in FIG. 4, likewise, the logic die 50 is mounted on the top surface 100a of the bottom substrate 100 in a flip-chip fashion. According to an embodiment, for example, the logic die 50 may be an application processor die or a baseband processor die, but is not limited thereto.


According to an embodiment, for example, the logic die 50 has a thickness ranging between 125-350 micrometers, which is thicker than a normal logic die (about 80 μm thick) used in high-end mobile devices such as high-end mobile phones. According to an embodiment, for example, the logic die 50 may have a thickness of greater than 170 micrometers, for example, 225 micrometers. By reducing the stand-off height between the active front side 50a of the logic die 50 and the top surface 100a of the bottom substrate 100 and increasing the thickness of the logic die 50, the thermal performance of the semiconductor package can be enhanced.


According to an embodiment, an exemplary I/O pad 501 is provided on the active front side 50a. According to an embodiment, for example, the exemplary I/O pad 501 may be an aluminum pad and may be partially covered by a passivation layer 520 such as a silicon nitride layer. According to an embodiment, no polyimide layer is formed on the passivation layer 520. According to an embodiment, for example, the logic die 50 is electrically connected to the bottom substrate 100 through the bump structure 150 disposed on the bonding pad 110p such as a copper pad on the top surface 100a of the bottom substrate 100. According to an embodiment, for example, the bump structure 150 may comprise a gold layer 150a and a nickel layer 150b. According to an embodiment, for example, the bump structure 150 may have a bump height of equal to or less than 5 micrometers. According to an embodiment, underfill resin 510 may be injected into a space between the logic die 50 and the top surface 100a of the bottom substrate 100. According to an embodiment, the conductive element 502 is surrounded by the underfill resin 510.


According to an embodiment, for example, the interface between the gold layer 150a and the nickel layer 150b may be lower than the top surface 100a of the bottom substrate 100. According to an embodiment, for example, the interface between the gold layer 150a and the nickel layer 150b may be higher than the top surface 100a of the bottom substrate 100. According to an embodiment, for example, the interface between the gold layer 150a and the nickel layer 150b may be flush with the top surface 100a of the bottom substrate 100.


Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Claims
  • 1. A semiconductor package, comprising: a bottom substrate and a top substrate space apart from the bottom substrate such that the bottom substrate and the top substrate define a gap therebetween;a logic die mounted on a top surface of the bottom substrate in a flip-chip fashion, wherein the logic die has a thickness of 125-350 micrometers, wherein the logic die comprises an active front side, a passive rear side, and an input/output (I/O) pad provided on the active front side;a plurality of copper cored solder balls disposed between the bottom substrate and the top substrate around the logic die to electrically connect the bottom substrate with the top substrate; anda sealing resin filling in the gap between the bottom substrate and the top substrate and sealing the logic die and the plurality of copper cored solder balls in the gap.
  • 2. The semiconductor package according to claim 1, wherein the logic die has a thickness of greater than 170 micrometers.
  • 3. The semiconductor package according to claim 1, wherein the I/O pad is an aluminum pad and is partially covered by a topmost passivation layer.
  • 4. The semiconductor package according to claim 3, wherein the topmost passivation layer is a silicon nitride layer.
  • 5. The semiconductor package according to claim 1, wherein an underfill resin is disposed in a space between the logic die and the top surface of the bottom substrate.
  • 6. The semiconductor package according to claim 1, wherein the bottom substrate and the top substrate are printed wiring boards or package substrates.
  • 7. The semiconductor package according to claim 1, wherein the gap has a gap height ranging between 160-450 micrometers.
  • 8. The semiconductor package according to claim 1, wherein an aspect ratio of the plurality of copper cored solder balls ranges between 1.1-2.0.
  • 9. The semiconductor package according to claim 1, wherein a ball pitch of the plurality of copper cored solder balls is 0.2-0.3 mm.
  • 10. The semiconductor package according to claim 1, wherein each of the plurality of copper cored solder balls comprises a copper core coated with a solder layer.
  • 11. The semiconductor package according to claim 1, wherein the logic die is electrically connected to the bottom substrate through a conductive element on the I/O pad, wherein the conductive element comprises a copper bump on the I/O pad.
  • 12. The semiconductor package according to claim 11, wherein the copper bump is composed of a seed layer and a copper layer.
  • 13. The semiconductor package according to claim 12, wherein the copper bump has a bump height of equal to or less than 20 micrometers.
  • 14. The semiconductor package according to claim 11, wherein the copper bump is directly bonded to a bump structure disposed on a bonding pad on the top surface of the bottom substrate.
  • 15. The semiconductor package according to claim 14, wherein the bump structure comprises a gold layer and a nickel layer.
  • 16. The semiconductor package according to claim 14, wherein the bump structure has a bump height of equal to or less than 5 micrometers.
  • 17. The semiconductor package according to claim 1, wherein the logic die is electrically connected to the bottom substrate through a bump structure disposed on a bonding pad on the top surface of the bottom substrate, and wherein the bump structure comprises a gold layer and a nickel layer.
  • 18. The semiconductor package according to claim 17, wherein the bump structure has a bump height of equal to or less than 5 micrometers.
  • 19. A package on package, comprising: a semiconductor package according to claim 1; anda memory package mounted on the semiconductor package.
  • 20. The package on package according to claim 19, wherein the memory package comprises a LPDDR DRAM package.
CROSS REFERENCE TO RELATED APPLICATIONS

This application claims the benefit of U.S. Provisional Application No. 63/316,004, filed on Mar. 3, 2022. Further, this application claims the benefit of U.S. Provisional Application No. 63/426,791, filed on Nov. 21, 2022. Further, this application claims the benefit of U.S. Provisional Application No. 63/381,574, filed on Oct. 31, 2022. The contents of these applications are incorporated herein by reference.

Provisional Applications (3)
Number Date Country
63316004 Mar 2022 US
63426791 Nov 2022 US
63381574 Oct 2022 US