The present invention relates generally to integrated circuit packaging and more specifically, to a method and assembly for packaging integrated circuit dies along with passive elements.
In general, electronic elements are either active or passive elements. Active elements typically include a non-linear feature and passive elements generally never operate non-linearly while operating in their linear region. A typical example of an active element is a semiconductor die such as a transistor, an Integrated Circuit (IC) or a similar device. A typical example of a passive element is a capacitor, a resistor, an inductor or a similar device.
A passive element is usually an external device electrically connected to a semiconductor package and serves to assist the operation the active element (the semiconductor die) by performing a filtering functions or other similar functions. However, when a passive element is mounted on the periphery of a semiconductor package as mentioned above, the area of the circuit is increased and the mounting density of semiconductor packages is greatly lowered.
To reduce the area consumed by passive elements, a structure and method of manufacture for semiconductor packages have been recently proposed in which a passive element is directly mounted on a substrate, which is a structural element of the semiconductor package. The proposed structure will be described below.
A substrate having multiple electrically conductive patterns formed on a top and bottom surface is provided. A semiconductor die is then bonded to the center of the top surface of the substrate. Multiple passive elements are mounted on the electrically conductive patterns located at the periphery of the semiconductor die and bond pads of the semiconductor die are electrically connected to the electrically conductive patterns of the top surface of the substrate by conductive connector (for example, a conductive wire). Also, multiple conductive balls are fused to the electrically conductive patterns of the bottom surface of the substrate. Finally, an encapsulant is applied over the entire top surface of the substrate so that the semiconductor die, the conductive connector and the passive elements are protected from the external environment.
The passive elements can be mounted on the electrically conductive patterns of the top surface of the substrate using SMT (Surface Mount Technology) or THT (Through Hole Technology), which are typically soldered electrical and mechanical connections.
However, the above-described semiconductor package has various disadvantages. First, since the passive elements are mounted on the substrate located at the periphery of the semiconductor die, the area of the substrate must be increased substantially to accommodate the passive elements. Second, to maintain a small substrate area, the passive elements are usually mounted in the vicinity of a singulation line. Therefore, if a substrate warps, passive elements can be damaged by the singulation blade due to relatively small tolerances between a body of the passive element and the singulation line, thus reducing manufacturing yield.
Second, since the passive elements are mounted on the periphery of the substrate, the substrate must be uniquely designed for a particular part due to the configuration of electrically conductive patterns. Further, a cover coat cannot be applied over the passive element locations during manufacture of the substrate, since the passive elements must be subsequently connected.
Third, if a semiconductor die is sensitive to interference, electromagnetic coupling from the passive elements to the semiconductor die is increased in the above-described design, reducing the electrical performance of the die and causing operational errors.
Finally, the semiconductor die is present during both the passive element mounting process and during the semiconductor package mounting process (in which the package including the passive element is mounted in an external device). The above-described process subjects the substrate and the semiconductor die to thermal stress in two different steps, increasing the tendency of the substrate and the semiconductor package to crack.
Therefore, it would be desirable to provide an improved semiconductor package including passive elements and manufacturing method therefor that reduces substrate area, eliminates the risk of damage during singulation, decreases electromagnetic interference between the passive elements and a semiconductor die and subjects the semiconductor die and substrate to less thermal stress during manufacture.
The above stated objectives are achieved in various assemblies and methods for packaging a semiconductor die in conjunction with passive elements. The assemblies include a substrate formed from a resin layer having electrically conductive patterns disposed on a top and a bottom surface, multiple passive elements connected to mounting pads forming part of the electrically conductive patterns near the center of the substrate, a semiconductor die mounted above the passive elements on the substrate, multiple conductive connectors for connecting the semiconductor die to the electrically conductive patterns and an encapsulation applied over the semiconductor die and conductive connectors.
The invention, as well as a preferred mode of use and advantages thereof, will best be understood by reference to the following detailed description of illustrative embodiments when read in conjunction with the accompanying drawings, wherein like reference numerals indicate like parts throughout.
Referring to
Substrate 110 includes resin layer 111 and electrically conductive patterns 112 formed on the top and bottom surfaces of resin layer 111. Electrically conductive patterns 112 on the top surface of resin layer 111 and electrically conductive patterns 112 on the bottom surface of the resin layer 111 are electrically connected to each other by a plurality of electrically conductive vias 113. Also, electrically conductive patterns 112 on the top surface of resin layer 111 include bond fingers 112a which are connected to conductive connectors 150 as described below. Electrically conductive patterns 112 on the bottom surface of the resin layer 111 include ball lands 112b to which conductive balls 171 as described below are fused. The surface of conductive circuit patterns 112 (with the exception of bond fingers 112a and ball lands 112b) is coated with a insulating layer 114, thereby protecting the conductors from the external environment. However, the passive element mounting region is not coated with the insulating layer 114.
Passive elements 120 are located at the center of the top surface of substrate 110. Passive element 120 is electrically connected to electrically conductive patterns 112 formed on the central area of the top surface of the substrate 110. Passive elements 120 are connected to the electrically conductive patterns in a SMT (Surface Mount Technology) manner using solder 121. The passive elements may also be connected in a THT (Through Hole Technology) manner and the present invention is not limited to any specific form of passive component mounting.
A semiconductor die 141 having a plurality of bond pads 143 formed on its top surface is bonded to the top surface of the passive elements 120 by an adhesive 130. Passive element 120 is thereby located at the region corresponding to the bottom surface of the semiconductor die 141. Adhesive 130 may be one of a nonconductive epoxy, a nonconductive polyimide, a nonconductive double-faced adhesive tape or its equivalent. The present invention is not limited to the use of any particular adhesive material.
A nonconductive epoxy or nonconductive polyimide is used for adhesive 130 in the semiconductor package 100a as shown in
Bond pads 143 of semiconductor die 141 and bond fingers 112a of electrically conductive patterns 112 are electrically connected by a conductive connector 150. Conductive connector 150 may be one of a gold wire (Au wire), an aluminum wire (Al wire) or an equivalent and the present invention is not limited to use of any particular conductive connector material. Finally, the top surface of the substrate 110 as well as semiconductor die 141 and conductive connectors 150 are encapsulated by an encapsulant in order to protect them from the external environment. Here, the encapsulating region is defined as an encapsulating portion 160. The encapsulant may be any one of an epoxy molding compound, a liquefied glob top or an equivalent, and again the present invention is not limited to a particular encapsulating material. After encapsulation, a plurality of conductive balls 171 such as solder balls are fused to the lands of electrically conductive patterns 112 on the bottom surface of the substrate 110 to permit the semiconductor package to be connected to a external device.
Therefore, there is no need to increase the area of substrate 110 as in the prior art to accommodate the passive elements 120, resulting in a miniaturization of the semiconductor package by the techniques of the present invention. Further, passive elements 120 will not contact the blade during singulation in the manufacturing process, preventing damage to the passive elements.
Further, the passive elements 120 are mounted in a concentrated arrangement within the central area of the top surface of substrate 110, and as a result electrically conductive patterns 112 can be more easily designed.
Referring now to
As shown in the drawings, a dam 252 which has a height greater than the maximum height of passive element 220 further formed on the top surface of the substrate at the circumference of passive elements 220. Dam 252 prevents adhesive 230 overflow and also reduces electromagnetic interference that emanates from the passive elements. It is preferred that dam 252 be made of nonconductive materials. Further, dam 252 is larger than semiconductor die 241 and surrounds the sides of semiconductor die 241. Adhesive 230 located at the inside of the dam 252 may be any one of a nonconductive epoxy, a nonconductive polyimide, a nonconductive double-faced adhesive tape or an equivalent and the present invention is not limited to the use of a particular adhesive.
Semiconductor package 200 of the present invention as shown in
Referring next to
A recess 311a having a predetermined depth smaller than the height of semiconductor die 341 is formed in the central area of the top surface of a substrate 310. Electrically conductive patterns 312 are formed at the bottom of recess 311a and passive elements 320 are connected to the electrically conductive patterns 312 formed in the bottom of recess 311a. Passive elements 320 can be connected in a SMT or THT manner and it is preferred that the thickness of the passive element 320 is offset by the depth of recess 311a. Moreover, it is preferred that the top surface of the passive element 320 does not contact the bottom surface of semiconductor die 341. Semiconductor die 341 is bonded to the top surface of substrate 310 at the circumference of the recess 311a by an adhesive 330. In the present embodiment, encapsulant does not enter the inside of recess 311a. Since the semiconductor die 341 is bonded to the upper part of the recess 311a by adhesive 330 such as a nonconductive epoxy, a nonconductive polyimide, a nonconductive double-faced adhesive tape or an equivalent, the encapsulant does not fill the inside of the recess 311a during the encapsulating process.
As shown in
Referring next to
As shown in
Referring now to
As shown in
Referring next to
A plurality of passive elements 620 are mounted inside the aperture 611c of the substrate 610. A semiconductor die 641 is bonded to the top surfaces of passive elements 620 by an adhesive 630 such as double-faced adhesive tape. Bond pads 643 of semiconductor die 641 and bond fingers 612a of electrically conductive patterns 612 are electrically connected to each other by the conductive connectors 650. Aperture 611c, passive elements 620, semiconductor die 641 and conductive connectors 650 are encapsulated by an encapsulant to form an encapsulation 660. In the depicted embodiment, the bottom surface of passive element 620 is exposed to the outside of the encapsulating portion 660.
Finally, conductive balls 671 (such as solder balls) are fused to lands 612b of electrically conductive patterns 612 on the bottom surface of substrate 610 and also to the bottom surface of passive elements 620 where exposed to the outside of the encapsulating portion 660 to provide connection to an external device. Passive elements 620 are not connected to electrically conductive patterns 612 but instead are directly connected to electrically conductive patterns of an external device. The depicted embodiment provides a mounting region for passive elements 620 connected to an external device but located within semiconductor package 600, thereby greatly increasing the mounting density of the semiconductor die/passive element combination.
Also, fabrication of an assembly including semiconductor package 600 and passive elements 620 can be accomplished more efficiently as all of the above-mentioned components and be installed in one step, with the additional benefit of minimizing thermal stress induced in substrate 610, reducing the risk of cracking the semiconductor package.
Referring to
As shown in
Next, semiconductor die 641 is bonded to the top surface of passive elements 620 using adhesive 630. Then, aperture 611c of substrate 610, semiconductor die 641 and conductive connectors 650 are encapsulated by an encapsulant to form encapsulation 660, after semiconductor die 641 and the electrically conductive patterns 612 are electrically connected to each other by conductive connector 650.
Next, as shown in
Referring now to
Therefore, according to the embodiments of the present invention and despite using the substrate having a relatively small area, a number of passive elements can be mounted on the substrate, thereby reducing circuit size and minimizing damage to the passive elements during the fabricating process (for example, damage occurring during the singulation process).
Further, the passive elements are mounted in a concentrated manner at the central area of the top surface of substrate 610, facilitating design of the electrically conductive patterns and improving the yield of the semiconductor package. Moreover, when using a semiconductor die sensitive to interference, a closure member (for example, a nonconductive adhesive and dam) is formed around the passive elements, thereby averting reduction in electric performance of the die and operational errors in the die. Efficiency and functionality of the semiconductor package may further be increased by stacking the semiconductor dies and interconnection and mounting of the semiconductor package requires one less step, reducing the risk of cracking the semiconductor package and passive elements.
This disclosure provides exemplary embodiments of the present invention. The scope of the present invention is not limited by these exemplary embodiments. Numerous variations, whether explicitly provided for by the specification or implied by the specification, such as variations in structure, dimension, type of material and manufacturing process may be implemented by one of skill in the art in view of this disclosure.
Number | Date | Country | Kind |
---|---|---|---|
2001-17449 | Apr 2001 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
4143385 | Miyoshi et al. | Mar 1979 | A |
4754366 | Hernandez | Jun 1988 | A |
4783646 | Matsuzaki | Nov 1988 | A |
5095402 | Hernandez et al. | Mar 1992 | A |
5200364 | Loh | Apr 1993 | A |
5272590 | Hernandez | Dec 1993 | A |
5309324 | Herandez et al. | May 1994 | A |
5347429 | Kohno et al. | Sep 1994 | A |
5355283 | Marrs et al. | Oct 1994 | A |
5463253 | Waki et al. | Oct 1995 | A |
5474957 | Urushima | Dec 1995 | A |
5474958 | Djennas et al. | Dec 1995 | A |
5581498 | Ludwig et al. | Dec 1996 | A |
5583376 | Sickler et al. | Dec 1996 | A |
5656856 | Kweon | Aug 1997 | A |
5663594 | Kimura | Sep 1997 | A |
5674785 | Akram et al. | Oct 1997 | A |
5729053 | Orthmann | Mar 1998 | A |
5731632 | Kozono | Mar 1998 | A |
5739581 | Chillara et al. | Apr 1998 | A |
5739585 | Akram et al. | Apr 1998 | A |
5783870 | Mostafazadeh et al. | Jul 1998 | A |
5798014 | Weber | Aug 1998 | A |
5834832 | Kweon et al. | Nov 1998 | A |
5835355 | Dordi | Nov 1998 | A |
5847445 | Wark et al. | Dec 1998 | A |
5856937 | Chu et al. | Jan 1999 | A |
5874770 | Saia et al. | Feb 1999 | A |
5889325 | Uchida et al. | Mar 1999 | A |
5894108 | Mostafazadeh et al. | Apr 1999 | A |
5903052 | Chen et al. | May 1999 | A |
5952611 | Eng et al. | Sep 1999 | A |
5963429 | Chen | Oct 1999 | A |
6013948 | Akram et al. | Jan 2000 | A |
6034427 | Lan et al. | Mar 2000 | A |
6060778 | Jeong et al. | May 2000 | A |
6072243 | Nakanishi | Jun 2000 | A |
6081030 | Jaouen et al. | Jun 2000 | A |
6091144 | Harada | Jul 2000 | A |
6122171 | Akram et al. | Sep 2000 | A |
6127724 | DiStefano | Oct 2000 | A |
6127833 | Wu et al. | Oct 2000 | A |
6160705 | Stearns et al. | Dec 2000 | A |
6172419 | Kinsman | Jan 2001 | B1 |
6184463 | Panchou et al. | Feb 2001 | B1 |
6214641 | Akram | Apr 2001 | B1 |
6215193 | Tao et al. | Apr 2001 | B1 |
6232660 | Kakimoto et al. | May 2001 | B1 |
6235554 | Akram et al. | May 2001 | B1 |
6369435 | Igel | Apr 2002 | B1 |
6395578 | Shin et al. | May 2002 | B1 |
6400576 | Davidson | Jun 2002 | B1 |
6417026 | Gotoh et al. | Jul 2002 | B2 |
6452278 | DiCaprio et al. | Sep 2002 | B1 |
6478228 | Ikefuji et al. | Nov 2002 | B1 |
6545347 | McClellan | Apr 2003 | B2 |
6546620 | Juskey et al. | Apr 2003 | B1 |
6635970 | Lasky et al. | Oct 2003 | B2 |
6774473 | Shen | Aug 2004 | B1 |
6870248 | Shibata | Mar 2005 | B1 |
20010019292 | Funahara et al. | Sep 2001 | A1 |
20010030059 | Sugaya et al. | Oct 2001 | A1 |
20020027773 | Davidson | Mar 2002 | A1 |
20020028533 | Tang et al. | Mar 2002 | A1 |
20020086500 | Wu et al. | Jul 2002 | A1 |
20020145180 | Terui et al. | Oct 2002 | A1 |
20030038374 | Shim et al. | Feb 2003 | A1 |
Number | Date | Country |
---|---|---|
01245588 | Sep 1989 | JP |
404062866 | Feb 1992 | JP |
05136323 | Jun 1993 | JP |
406132469 | May 1994 | JP |
406132472 | May 1994 | JP |
09045818 | Feb 1997 | JP |
10-173085 | Jun 1998 | JP |
11-214578 | Aug 1999 | JP |
Number | Date | Country | |
---|---|---|---|
20020140085 A1 | Oct 2002 | US |